System-Level Comparison of Power Delivery Design for 2D and 3D ICs

被引:0
|
作者
Khan, Nauman H. [1 ]
Alam, Syed M. [2 ]
Hassoun, Soha [1 ]
机构
[1] Tufts Univ, Dept Comp Sci, Medford, MA 02155 USA
[2] Everspin Technol Inc, Austin, TX USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (IC) promise high bandwidth, low latency, low device power, and a small form factor. Increased device density and asymmetrical packaging, however, render 3D power delivery design a challenge. In this paper, we provide a system-level comparison of power delivery for 2D and 3D ICs. We investigate various techniques that can impact the quality of power delivery in 3D ICs. These include through-silicon via (TSV) size and spacing, controlled collapse chip connection (C4) spacing, and a combination of dedicated and shared power delivery. Our evaluation system is composed of quad-core chip multiprocessor, memory, and accelerator engine. Each of these modules is running representative SPEC benchmark traces. Our findings are practical and provide clear guidelines for 3D power delivery optimization. More importantly, we show that it is possible to achieve 2D-like or even better power quality by increasing C4 granularity and selecting suitable TSV size and spacing.
引用
收藏
页码:338 / +
页数:2
相关论文
共 50 条
  • [41] In-order delivery approach for 2D and 3D NoCs
    Daneshtalab, Masoud
    Ebrahimi, Masoumeh
    Dytckov, Sergei
    Plosila, Juha
    [J]. JOURNAL OF SUPERCOMPUTING, 2015, 71 (08): : 2877 - 2899
  • [42] Intelligent power ICs tout system-level integration
    Bindra, A
    [J]. ELECTRONIC DESIGN, 1999, 47 (26) : 83 - +
  • [43] THE APPLICATION OF 2D AND 3D GRAPHIC STATICS IN DESIGN
    Hartz, C.
    Mazurek, A.
    Miki, M.
    Zegard, T.
    Mitchell, T.
    Baker, W. F.
    [J]. JOURNAL OF THE INTERNATIONAL ASSOCIATION FOR SHELL AND SPATIAL STRUCTURES, 2018, 59 (04): : 235 - 242
  • [44] Registration Using Nanotube Stationary Tomosynthesis: Comparison of 3D/3D to 3D/2D Methods
    Frederick, B.
    Lalush, D.
    Chang, S.
    [J]. MEDICAL PHYSICS, 2010, 37 (06)
  • [45] System-level Process Variability Analysis and Mitigation for 3D MPSoCs
    Garg, Siddharth
    Marculescu, Diana
    [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 604 - 609
  • [46] Comparison of 3D and 2D field-circuit models of power transformer transients
    Nowak, L
    Demenko, A
    Szelag, W
    [J]. COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2004, 23 (04) : 1100 - 1109
  • [47] 2D/3D Mode Switchable Backlight Design
    Nam, Dongkyung
    Lee, Jin-Ho
    Choi, Yoonsun
    Park, Du Sik
    [J]. 2017 16TH WORKSHOP ON INFORMATION OPTICS (WIO), 2017,
  • [48] Pixel design for optimized 2D/3D displays
    van Berkel, Q.
    Inoue, M.
    Inada, T.
    Louwsma, H.
    de Zwart, S. T.
    Hector, J. R.
    [J]. IDW/AD '05: PROCEEDINGS OF THE 12TH INTERNATIONAL DISPLAY WORKSHOPS IN CONJUNCTION WITH ASIA DISPLAY 2005, VOLS 1 AND 2, 2005, : 1759 - 1760
  • [49] 2D and 3D medical image database design
    Gao, JL
    Zhou, M
    Zhang, CZ
    [J]. 2001 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS, VOLS 1-5: E-SYSTEMS AND E-MAN FOR CYBERNETICS IN CYBERSPACE, 2002, : 2011 - 2015
  • [50] System-level design tools for RF communication ICs
    Gielen, GGE
    [J]. 1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, : 422 - 426