Design space exploration of media processors: Ageneric VLIW architecture and a parameterized scheduler

被引:0
|
作者
Paya-Vaya, Guillermo [1 ]
Martin-Langerwerf, Javier [1 ]
Taptimthong, Piriya [1 ]
Pirsch, Peter [1 ]
机构
[1] Leibniz Univ Hannover, Inst Microelect Syst, Appel Str 4, D-30167 Hannover, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new environment for exploring and optimizing VLIW architectures for multimedia applications. The environment consists of a generic VLIW architecture, in which virtually all characteristics can be changed, and an assembler with the corresponding parameterized scheduler based on an enhanced version of the list scheduling algorithm. A novel partitioned register file architecture is proposed and analyzed with this environment. This is performed using a highly time consuming task of the H.264 video decoder application. Performance improvements of up to 67% can be achieved when running this application on different architecture configurations.
引用
收藏
页码:254 / +
页数:3
相关论文
共 50 条
  • [41] Design Space Exploration of Many-Core Processors for Camera-on-a-Chip
    Kim, Yongmin
    Kang, Myeongsu
    Kim, Cheol-Hong
    Kim, Jong-Myon
    JOURNAL OF INTERNET TECHNOLOGY, 2013, 14 (01): : 107 - 115
  • [42] Design Space Exploration of Memory Controller Placement in Throughput Processors with Deep Learning
    Lin, Ting-Ru
    Li, Yunfan
    Pedram, Massoud
    Chen, Lizhong
    IEEE COMPUTER ARCHITECTURE LETTERS, 2019, 18 (01) : 51 - 54
  • [43] FPGA-assisted Design Space Exploration of Parameterized AI Accelerators: A Quickloop Approach
    Inayat, Kashif
    Bin Muslim, Fahad
    Mahmood, Tayyeb
    Chung, Jaeyong
    JOURNAL OF SYSTEMS ARCHITECTURE, 2024, 155
  • [44] An Automatic Design Space Exploration Framework for Multicore Architecture Optimizations
    Calborean, Horia
    Vintan, Lucian
    9TH ROEDUNET IEEE INTERNATIONAL CONFERENCE, 2010, : 202 - 207
  • [45] A networks-on-chip architecture design space exploration - The LIB
    Liu, Peng
    Xia, Bingjie
    Xiang, Chunchang
    Wang, Xiaohang
    Wang, Weidong
    Yao, Qingdong
    COMPUTERS & ELECTRICAL ENGINEERING, 2009, 35 (06) : 817 - 836
  • [46] An ESL framework for low power architecture design space exploration
    Affes, Hend
    Ben Ameur, Amal
    Auguin, Michel
    Verdier, Francois
    Barnes, Calypso
    2016 IEEE 27TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2016, : 227 - 228
  • [47] Design-Space Exploration of the Configurable 32 bit VLIW Processor CoreVA for Signal Processing Applications
    Sievers, Gregor
    Christ, Peter
    Einhaus, Julian
    Jungeblut, Thorsten
    Porrmann, Mario
    Rueckert, Ulrich
    2013 NORCHIP, 2013,
  • [48] Cost-Effective Value Predictor for ILP Processors Through Design Space Exploration
    Yang, Ling
    Zheng, Zhong
    Huang, Libo
    Yan, Run
    Ma, Sheng
    Wang, Yongwen
    Xu, Weixia
    PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 301 - 304
  • [49] ImpEDE: A Multidimensional Design-Space Exploration Framework for Biomedical-Implant Processors
    Dave, Dhara
    Strydis, Christos
    Gaydadjiev, Georgi N.
    21ST IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2010,
  • [50] Fast Performance Estimation and Design Space Exploration of Manycore-based Neural Processors
    Kang, Jintaek
    Jung, Dowhan
    Chung, Kwanghyun
    Ha, Soonhoi
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,