Interactive SC multirate compiler applied to multistage decimator design

被引:0
|
作者
Ngai, C [1 ]
Martins, RP [1 ]
机构
[1] Macau Polytech Inst, Comp Studies Program, Macau, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes an interactive architecture compiler for SC multirate circuits that allows the automated design from frequency specifications to building block implementation, here applied to the design and synthesis of multistage SC decimators. The compiler provides a library of different topologies that comprises a few independent multi-decimation building blocks. New building blocks defined by the users are also available for design of a specific stage. A design example of a 7(th) order SC decimator illustrates the efficient synthesis of the corresponding resulting circuits that achieve the required anti-aliasing amplitude responses with respect to the speed requirements of the operational amplifiers and also the minimum capacitance spread and total capacitor area.
引用
收藏
页码:185 / 188
页数:4
相关论文
共 34 条