Novel laser annealing process for advanced complementary metal oxide semiconductor devices with suppressed polycrystalline silicon gate depletion and ultra shallow junctions

被引:4
|
作者
Shima, Akio [1 ]
Mine, Toshiyuki [1 ]
Torii, Kazuyoshi [1 ]
机构
[1] Hitachi Ltd, Cent Res Lab, Tokyo 1858601, Japan
关键词
dopant penetration; laser annealing; poly-Si gate depletion; ultra shallow junction; BORON; DIFFUSION; PENETRATION; INTERFACE;
D O I
10.1143/JJAP.46.1841
中图分类号
O59 [应用物理学];
学科分类号
摘要
One of the major challenges in advanced complementary metal oxide semiconductor (CMOS) technology is to achieve an adequate dopant activation at the polycrystalline silicon (poly-Si) gate/gate oxide interface to minimize the poly-Si depletion effect. We investigated gate pre annealing by laser thermal process (LTP) in conjunction with laser spike annealing (LSA) source/drain (S/D) activation to effectively suppress poly-Si gate depletion while forming highly activated ultra shallow junctions for S/D. We found that carrier concentration at the poly-Si gate/gate oxide interface increases and, accordingly, electrical inversion oxide thickness (T-inv) decreases whereas dopant penetration into the Si substrate is suppressed to a level far below that in conventional rapid thermal annealing (RTA). We realized improved device performance characteristics such as a high drive current, a small threshold voltage (V-th) shift, and a reduced off current (I-off).
引用
收藏
页码:1841 / 1847
页数:7
相关论文
共 31 条
  • [21] Thermodynamic analysis of moisture absorption phenomena in high-permittivity oxides as gate dielectrics of advanced complementary-metal-oxide-semiconductor devices
    Zhao, Yi
    Kita, Koji
    Toriumi, Akira
    APPLIED PHYSICS LETTERS, 2010, 96 (24)
  • [22] Soft-breakdown-suppressed ultrathin atomic-layer-deposited silicon-nitride/SiO2 stack gate dielectrics for advanced complementary metal-oxide-semiconductor technology
    Khosru, QDM
    Nakajima, A
    Yoshimoto, T
    Yokoyama, S
    APPLIED PHYSICS LETTERS, 2001, 79 (21) : 3488 - 3490
  • [23] Complementary metal-oxide-semiconductor thin-film transistor circuits from a high-temperature polycrystalline silicon process on steel foil substrates
    Wu, M
    Bo, XZ
    Sturm, JC
    Wagner, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (11) : 1993 - 2000
  • [24] Evaluation of novel carrier substrates for high reliability and integrated GaN devices in a 200 mm complementary metal-oxide semiconductor compatible process
    Stoffels, S.
    Geens, K.
    Li, X.
    Wellekens, D.
    You, S.
    Zhao, M.
    Borga, M.
    Zanoni, E.
    Meneghesso, G.
    Meneghini, M.
    Posthuma, N. E.
    Van Hove, M.
    Decoutere, S.
    MRS COMMUNICATIONS, 2018, 8 (04) : 1387 - 1394
  • [25] Evaluation of novel carrier substrates for high reliability and integrated GaN devices in a 200 mm complementary metal-oxide semiconductor compatible process
    S. Stoffels
    K. Geens
    X. Li
    D. Wellekens
    S. You
    M. Zhao
    M. Borga
    E. Zanoni
    G. Meneghesso
    M. Meneghini
    N. E. Posthuma
    M. Van Hove
    S. Decoutere
    MRS Communications, 2018, 8 : 1387 - 1394
  • [26] Optimized Ultra-Low Thermal Budget Process Flow for Advanced High-K/Metal Gate First CMOS Using Laser-Annealing Technology
    Ortolland, C.
    Ragnarsson, L. -A.
    Favia, P.
    Richard, O.
    Kerner, C.
    Chiarella, T.
    Rosseel, E.
    Okuno, Y.
    Akheyar, A.
    Tseng, J.
    Everaert, J. -L.
    Schram, T.
    Kubicek, S.
    Aoulaiche, M.
    Cho, M. J.
    Absil, P. P.
    Biesemans, S.
    Hoffmann, T.
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 38 - 39
  • [27] Fabrication of Novel Three-Step Drift-Doped Low-Temperature Polycrystalline Silicon Lateral Double-Diffusion Metal-Oxide-Semiconductor Using Excimer Laser Crystallization
    Lin, Jyh-Ling
    Chen, Huang-Jen
    Chang, Fang-Long
    Cheng, Huang-Chung
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (03) : 031204
  • [28] Ultra shallow and abrupt n+-p junction formations on silicon-on-insulator by solid phase diffusion of arsenic from spin-on-dopant for sub 50 nm Si metal-oxide-semiconductor devices
    Oh, J
    Im, K
    Ahn, CG
    Yang, JH
    Cho, WJ
    Lee, S
    Park, K
    MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY, 2004, 110 (02): : 185 - 189
  • [29] Plasma processed ultra-thin SiO2 interfaces far advanced silicon NMOS and PMOS devices:: applications to Si-oxide Si oxynitride, Si-oxide Si nitride and Si-oxide transition metal oxide stacked gate dielectrics
    Lucovsky, G
    Yang, HY
    Wu, Y
    Niimi, H
    THIN SOLID FILMS, 2000, 374 (02) : 217 - 227
  • [30] Novel contact-plug process with low-resistance nucleation layer using diborane-reduction tungsten atomic-layer-deposition method for 32 nm complementary metal-oxide-semiconductor devices and beyond
    Yutani, Akie
    Ichinose, Kazuhito
    Maekawa, Kazuyoshi
    Asai, Koyu
    Kojima, Masayuki
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2464 - 2467