Co-processor architecture for MPEG-4 video object rendering

被引:0
|
作者
Heer, C [1 ]
Miro, C [1 ]
Lafage, A [1 ]
Berekovic, M [1 ]
Ghigo, G [1 ]
Selinger, T [1 ]
Wels, KI [1 ]
机构
[1] CPD AMA, Infineon Technol, D-81730 Munich, Germany
关键词
co-processor; MPEG-4; video objects; rendering; processor architecture; perspective transformation;
D O I
10.1117/12.386563
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The most crucial backend algorithm of the new MPEG-4 standard is the computational expensive rendering of arbitrary shaped video objects to the final video scene. This co-processor architecture presents a solution for the scene rendering of the CCIR 601 video format with an arbitrary number of video objects. For the very high data bandwidth rate a hierarchical memory concept has been implemented. The total size of all rendered objects for one scene may reach two times the size of the CCIR 601 format. Running at 100 MHz clock frequency, the co-processor achieves a peak performance of about two billion multiply-accumulate operations. The co-processor has been designed for a 0,35 mu m CMOS technology. About 60% of the overall area of 52 mm(2) is used for on-chip static memory. The power consumption of the co-processor has been estimated with 1 W.
引用
收藏
页码:1451 / 1458
页数:8
相关论文
共 50 条
  • [1] Architecture of an image rendering co-processor for MPEG-4 systems
    Berekovic, M
    Pirsch, P
    Selinger, T
    Wels, KI
    Miro, C
    Lafage, A
    Heer, C
    Ghigo, G
    [J]. IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2000, : 15 - 24
  • [2] Architecture of an image rendering co-processor for MPEG-4 visual compositing
    Berekovic, M
    Pirsch, P
    Selinger, T
    Wels, KI
    Miro, C
    Lafage, A
    Heer, C
    Ghigo, G
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (02): : 157 - 171
  • [3] Architecture of an Image Rendering Co-Processor for MPEG-4 Visual Compositing
    M. Berekovic
    P. Pirsch
    T. Selinger
    K.-I.- Wels
    C. Miro
    A. Lafage
    C. Heer
    G. Ghigo
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 157 - 171
  • [4] Co-processor architecture for MPEG-4 main profile visual compositing
    Berekovic, M
    Pirsch, P
    Selinger, T
    Wels, KI
    Miro, C
    Lafage, A
    Heer, C
    Ghigo, G
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 180 - 183
  • [5] An efficient host/co-processor solution for MPEG-4 audio composition
    Le Bourhis, L
    Zoia, G
    Mattavelli, M
    Mlynek, DJ
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (04) : 1290 - 1300
  • [6] Automatic video object segmentation for MPEG-4
    Wei, W
    Ngan, KN
    [J]. VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2003, PTS 1-3, 2003, 5150 : 9 - 19
  • [7] A flexible processor architecture for MPEG-4 image compositing
    Berekovic, M
    Frase, R
    Pirsch, P
    [J]. PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 3153 - 3156
  • [8] Bit stream processor for object based MPEG-4 profiles
    Jacob, KA
    Hormigo, J
    [J]. CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 1241 - 1245
  • [9] Efficient algorithm and architecture designs for MPEG-4 shape adaptive video object coding
    Hwang, YT
    Wang, SS
    Wang, YC
    [J]. SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 297 - 308
  • [10] A reconfigurable digital signal processor architecture for high-efficiency MPEG-4 video encoding
    Chen, LH
    Liu, WL
    Chen, OTC
    Ma, RL
    [J]. IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I AND II, PROCEEDINGS, 2002, : A165 - A168