共 50 条
- [1] Architecture of an image rendering co-processor for MPEG-4 systems [J]. IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2000, : 15 - 24
- [2] Architecture of an image rendering co-processor for MPEG-4 visual compositing [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (02): : 157 - 171
- [3] Architecture of an Image Rendering Co-Processor for MPEG-4 Visual Compositing [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 157 - 171
- [4] Co-processor architecture for MPEG-4 main profile visual compositing [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 180 - 183
- [6] Automatic video object segmentation for MPEG-4 [J]. VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2003, PTS 1-3, 2003, 5150 : 9 - 19
- [7] A flexible processor architecture for MPEG-4 image compositing [J]. PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 3153 - 3156
- [8] Bit stream processor for object based MPEG-4 profiles [J]. CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 1241 - 1245
- [9] Efficient algorithm and architecture designs for MPEG-4 shape adaptive video object coding [J]. SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 297 - 308
- [10] A reconfigurable digital signal processor architecture for high-efficiency MPEG-4 video encoding [J]. IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I AND II, PROCEEDINGS, 2002, : A165 - A168