Circuit partitioning using graph-based alternative wiring technique

被引:0
|
作者
Yuan, XL [1 ]
Wu, YL [1 ]
Gao, DY [1 ]
机构
[1] Northwestern Polytech Univ, Dept Comp Sci & Engn, Xian 710072, Peoples R China
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Circuit partitioning has always been one of the center tasks in VLSI physical design process. Recently, a so-called alternative wiring (rewiring) technique is proposed for perturbing the circuit logic while doing partitioning. This approach adds an additional room for partition improvement. However, the rewiring techniques used are all ATPG-based, which could be CPU intensive in larger circuits even with the recently developed speeding-up enhancements in locating alternative wires. In this paper, we propose using a newly developed graph-based circuit rewiring technique for doing circuit partitioning. The technique can perturb the circuit logic for partitioning improvements with a much faster speed: We applied this technique on MCNC benchmarks ranging from medium to large in size and obtained a reduction of 4.5% in cost on average. Experimental results show that this technique is very useful for large circuits.
引用
收藏
页码:647 / 651
页数:3
相关论文
共 50 条
  • [1] A fast graph-based alternative wiring scheme for Boolean networks
    Wu, YL
    Long, WN
    Fan, HB
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (06) : 1131 - 1137
  • [2] A Graph-Based 3D IC Partitioning Technique
    Banerjee, Sabyasachee
    Majumder, Subhashis
    Bhattacharya, Bhargab B.
    [J]. 2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 614 - 619
  • [3] Supervised classification using graph-based space partitioning
    Yanev, Nicola
    Valev, Ventzeslav
    Krzyzak, Adam
    Ben Suliman, Karima
    [J]. PATTERN RECOGNITION LETTERS, 2019, 128 : 122 - 130
  • [4] On improved graph-based alternative wiring scheme for multi-level logic optimization
    Wu, YL
    Sze, CN
    Cheung, CC
    Fan, HB
    [J]. ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 654 - +
  • [5] Word Sense Disambiguation: A Graph-Based Approach Using N-Cliques Partitioning Technique
    Gutierrez, Yoan
    Vazquez, Sonia
    Montoyo, Andres
    [J]. NATURAL LANGUAGE PROCESSING AND INFORMATION SYSTEMS, 2011, 6716 : 112 - 124
  • [6] Optimizing transistor networks using a graph-based technique
    Vinicius N. Possani
    Renato S. de Souza
    Julio S. Domingues
    Luciano V. Agostini
    Felipe S. Marques
    Leomar S. da Rosa
    [J]. Analog Integrated Circuits and Signal Processing, 2012, 73 : 841 - 850
  • [7] Source Localization using Graph-based Optimization Technique
    Srirangarajan, Seshan
    Pesch, Dirk
    [J]. 2013 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2013, : 1127 - 1132
  • [8] Optimizing transistor networks using a graph-based technique
    Possani, Vinicius N.
    de Souza, Renato S.
    Domingues, Julio S., Jr.
    Agostini, Luciano V.
    Marques, Felipe S.
    da Rosa, Leomar S., Jr.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (03) : 841 - 850
  • [9] Graph-based Partitioning of Ontology with Semantic Similarity
    Ghafourian, Soudabeh
    Rezaeian, Amin
    Naghibzadeh, Mahmoud
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMPUTER AND KNOWLEDGE ENGINEERING (ICCKE 2013), 2013, : 80 - 85
  • [10] Supervised Classification Using Graph-based Space Partitioning for Multiclass Problems
    Yanev, Nicola
    Valev, Ventzeslav
    Ben Suliman, Karima
    Krzyzak, Adam
    [J]. 2020 25TH INTERNATIONAL CONFERENCE ON PATTERN RECOGNITION (ICPR), 2021, : 6486 - 6493