A 5-GHz Class-F3F2 Power Amplifier with 51% PAE and 21-dBm Output Power on 65nm CMOS

被引:0
|
作者
Love, Matthew [1 ]
Thian, Mury [1 ]
Grebennikov, Andrei [2 ]
机构
[1] Queens Univ Belfast, Belfast, Antrim, North Ireland
[2] Sumitomo Elect Europe Ltd, Elstree, England
基金
英国工程与自然科学研究理事会;
关键词
Cascode; Class-E3F2; CMOS; driver; finite choke; high efficiency; integrated circuits; Inverse Class-B; planar inductors; power amplifier; switched-mode; MAXIMUM OPERATING FREQUENCY;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The design and simulation of a Class-E3F2 power amplifier using 65nm CMOS technology are detailed in this paper. The Class-EF amplifier combines aspects of the Class-E and-F load networks such as the harmonic terminations from the Class F and the use of a shunt capacitance at the drain in the Class E. A mixed-voltage cascode topology is used for the output stage to enable the use of fast low-voltage transistors with a higher supply voltage. To satisfy the Class-EF conditions the load network is designed to provide a short and open circuit to the second and third harmonic signals, respectively. The driver stage utilizes an Inverse Class-B topology to deliver a half-wave rectified sine to the output stage. The simulated amplifier achieved a power-added efficiency of 5l% and a gain of 26 dB at an output power of 21 dBm. The second and third harmonic components were attenuated to-47.6 dBc and-79.3 dBc, respectively.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A V-band Inverse Class F Power Amplifier with 16.3% PAE in 65nm CMOS
    Chen, Dong
    Zhao, Chenxi
    Man, Shum Kam
    Xue, Quan
    Kang, Kai
    9TH INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, VOL. 1, (ICMMT 2016), 2016, : 55 - 57
  • [2] A 5-GHz Class-E, Power Amplifier with an Inverse Class-B Driver on 65nm CMOS
    Love, Matthew
    Colin, Daniel Decle
    Thian, Mury
    PROCEEDINGS OF 2017 INTERNATIONAL WORKSHOP ON INTEGRATED NONLINEAR MICROWAVE AND MILLIMETRE-WAVE CIRCUITS (INMMIC 2017), 2017,
  • [3] A 60GHz Power Amplifier with 14.5dBm saturation power and 25% peak PAE in CMOS 65nm SOI
    Siligaris, Alexandre
    Hamada, Yasuhiro
    Mounet, Christopher
    Raynaud, Christine
    Martineau, Baudouin
    Deparis, Nicolas
    Rolland, Nathalie
    Fukaishi, Muneo
    Vincent, Pierre
    2009 PROCEEDINGS OF ESSCIRC, 2009, : 169 - +
  • [4] A 32.9% PAE, 15.3 dBm, 21.6-41.6 GHz Power Amplifier in 65nm CMOS Using Coupled Resonators
    Jia, Haikun
    Prawoto, Clarissa C.
    Chi, Baoyong
    Wang, Zhihua
    Yue, C. Patrick
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 345 - 348
  • [5] A 1.9 GHz CMOS class E power amplifier with+29 dBm output power and 58% PAE
    Tawfik, S
    Tong, T
    Nielsen, TS
    Larsen, T
    PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 1, 2005, : 87 - 90
  • [6] A CMOS Class-A 65nm Power Amplifier for 60 GHz Applications
    Quemerais, T.
    Moquillon, L.
    Pruvose, S.
    Fournier, J. -M.
    Benech, P.
    Corrao, N.
    2010 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, 2010, : 120 - +
  • [7] A 40-GHz Power Amplifier With Output Power of 15.2 dBm in 65-nm CMOS
    Jia, Junhao
    Wang, Xu
    Wen, Jincai
    2021 IEEE MTT-S INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2021), 2021,
  • [8] A 68-79 GHz 15.6dBm Power Amplifier in 65nm CMOS
    Lv, Wei
    Duan, Zongming
    Wu, Shiwei
    Wang, Yan
    2018 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC), 2018, : 1522 - 1524
  • [9] A 28GHz Power Amplifier with 23.5 dBm Psat in 65nm SOI CMOS
    Ni, Dongliang
    Li, Liangfeng
    Wu, Weijia
    Huang, Jiwei
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 236 - 239
  • [10] A 60 GHz Power Amplifier With 14.5 dBm Saturation Power and 25% Peak PAE in CMOS 65 nm SOI
    Siligaris, Alexandre
    Hamada, Yasuhiro
    Mounet, Christopher
    Raynaud, Christine
    Martineau, Baudouin
    Deparis, Nicolas
    Rolland, Nathalie
    Fukaishi, Muneo
    Vincent, Pierre
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (07) : 1286 - 1294