A hardware overview of SX-6 and SX-7 supercomputer

被引:0
|
作者
Kitagawa, K [1 ]
Tagaya, S
Hagihara, Y
Kanoh, Y
机构
[1] NEC Corp Ltd, Comp Div, Tokyo, Japan
[2] NEC Corp Ltd, Silicon Syst Res Labs, Tokyo, Japan
[3] NEC Corp Ltd, Internet Syst Res Labs, Tokyo, Japan
来源
NEC RESEARCH & DEVELOPMENT | 2003年 / 44卷 / 01期
关键词
supercomputer; HPC (high performance computing); parallel processing; shared memory; distributed memory; linpack; cluster; vector pipeline; scalable system; vector;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
NEC has been developing vector supercomputers since 1983 to meet the growing demand for high performance computing (HPC), especially in scientific and engineering fields. SX-6 and SX-7 were developed to meet the limitless requirement for computation. A single-chip vector CPU including eight vector pipelines and a scalar unit was developed for SX-6 and SX-7. Vector pipeline and scalar unit design will be discussed. To achieve high performance and realize high sustained performance, a combination of vector type processor and high bandwidth architecture was exploited. For more performance a multi-node system was developed. A single-stage crossbar switch was developed to achieve high bandwidth and to minimize the delay because of contention. As a result, theoretical peak performance of 64GFLOPS was achieved for 8 CPU, and up to 8TFLOPS for a multimode system. To develop the low cost and high-performance supercomputer SX-6, all functions of the vector CPU are integrated on a single die. This was achieved by 0.15mum Cu interconnection CMOS technology.
引用
收藏
页码:2 / 7
页数:6
相关论文
共 50 条
  • [31] 实用至上 FENGXING SX6
    王一鸣
    霍庆泽
    [J]. 世界汽车, 2016, (10) : 42 - 47
  • [32] BENCHMARK OF THE EXTENDED BASIC LINEAR ALGEBRA SUBPROGRAMS ON THE NEC SX-2 SUPERCOMPUTER
    DUBASH, RM
    FREDIN, JL
    JOHNSON, OG
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1988, 297 : 894 - 913
  • [33] Potential of a modern vector supercomputer for practical applications: performance evaluation of SX-ACE
    Ryusuke Egawa
    Kazuhiko Komatsu
    Shintaro Momose
    Yoko Isobe
    Akihiro Musa
    Hiroyuki Takizawa
    Hiroaki Kobayashi
    [J]. The Journal of Supercomputing, 2017, 73 : 3948 - 3976
  • [34] Potential of a modern vector supercomputer for practical applications: performance evaluation of SX-ACE
    Egawa, Ryusuke
    Komatsu, Kazuhiko
    Momose, Shintaro
    Isobe, Yoko
    Musa, Akihiro
    Takizawa, Hiroyuki
    Kobayashi, Hiroaki
    [J]. JOURNAL OF SUPERCOMPUTING, 2017, 73 (09): : 3948 - 3976
  • [35] Optimizing Memory Layout of Hyperplane Ordering for Vector Supercomputer SX-Aurora TSUBASA
    Watanabe, Osamu
    Hougi, Yuta
    Komatsu, Kazuhiko
    Sato, Masayuki
    Musa, Akihiro
    Kobayashi, Hiroaki
    [J]. PROCEEDINGS OF MCHPC'19: 2019 IEEE/ACM WORKSHOP ON MEMORY CENTRIC HIGH PERFORMANCE COMPUTING (MCHPC), 2019, : 25 - 32
  • [36] HARDWARE DESIGN OF THE HP 48SX SCIENTIFIC EXPANDABLE CALCULATOR
    SMITH, MA
    MOORE, LS
    BROWN, PD
    DICKIE, JP
    SMITH, DL
    LINDBERG, TB
    MURANAMI, MJ
    [J]. HEWLETT-PACKARD JOURNAL, 1991, 42 (03): : 25 - &
  • [37] Performance evaluation of parallel direct numerical simulation code on supercomputer SX-Aurora TSUBASA
    Yokokawa, Mitsuo
    Takenaka, Yujiro
    Ishihara, Takashi
    Komatsu, Kazuhiko
    Kobayashi, Hiroaki
    [J]. COMPUTERS & FLUIDS, 2023, 261
  • [38] 景逸SX6新车测评
    赵俊
    张宁
    [J]. 汽车科技, 2017, (04) : 2 - 7
  • [39] Hardware technologies transition from bipolar to CMOS for NEC SX series supercomputers
    Inasaka, J
    Iwata, T
    Sobue, T
    Kohmoto, M
    Kawabe, H
    [J]. NEC RESEARCH & DEVELOPMENT, 1998, 39 (04): : 369 - 378
  • [40] OPTIMIZING THE SU(3) LATTICE GAUGE-THEORY ALGORITHM ON THE NEC SX-2 SUPERCOMPUTER
    MORIARTY, KJM
    [J]. INTERNATIONAL JOURNAL OF SUPERCOMPUTER APPLICATIONS AND HIGH PERFORMANCE COMPUTING, 1989, 3 (04): : 54 - 63