A hardware overview of SX-6 and SX-7 supercomputer

被引:0
|
作者
Kitagawa, K [1 ]
Tagaya, S
Hagihara, Y
Kanoh, Y
机构
[1] NEC Corp Ltd, Comp Div, Tokyo, Japan
[2] NEC Corp Ltd, Silicon Syst Res Labs, Tokyo, Japan
[3] NEC Corp Ltd, Internet Syst Res Labs, Tokyo, Japan
来源
NEC RESEARCH & DEVELOPMENT | 2003年 / 44卷 / 01期
关键词
supercomputer; HPC (high performance computing); parallel processing; shared memory; distributed memory; linpack; cluster; vector pipeline; scalable system; vector;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
NEC has been developing vector supercomputers since 1983 to meet the growing demand for high performance computing (HPC), especially in scientific and engineering fields. SX-6 and SX-7 were developed to meet the limitless requirement for computation. A single-chip vector CPU including eight vector pipelines and a scalar unit was developed for SX-6 and SX-7. Vector pipeline and scalar unit design will be discussed. To achieve high performance and realize high sustained performance, a combination of vector type processor and high bandwidth architecture was exploited. For more performance a multi-node system was developed. A single-stage crossbar switch was developed to achieve high bandwidth and to minimize the delay because of contention. As a result, theoretical peak performance of 64GFLOPS was achieved for 8 CPU, and up to 8TFLOPS for a multimode system. To develop the low cost and high-performance supercomputer SX-6, all functions of the vector CPU are integrated on a single die. This was achieved by 0.15mum Cu interconnection CMOS technology.
引用
收藏
页码:2 / 7
页数:6
相关论文
共 50 条
  • [1] HPF and its performance on SX-6/SX-7
    Suehiro, K
    Hayashi, Y
    Hirosawa, H
    Seo, Y
    [J]. NEC RESEARCH & DEVELOPMENT, 2003, 44 (01): : 64 - 68
  • [2] NEC ASL/SX series mathematical libraries on the SX-6 supercomputer
    Kubo, Y
    Takahara, H
    Kokubo, T
    Komatsu, T
    Furuta, T
    Saka, R
    [J]. NEC RESEARCH & DEVELOPMENT, 2003, 44 (01): : 91 - 94
  • [3] Lattice Boltzmann simulation and its concurrent visualization on the SX-6 supercomputer
    Takei, T
    Bernsdorf, J
    Masuda, N
    Takahara, H
    [J]. SEVENTH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND GRID IN ASIA PACIFIC REGION, PROCEEDINGS, 2004, : 212 - 219
  • [4] Hardware technologies for supercomputer SX-4
    Yamada, M
    Sakamoto, F
    Katoh, T
    Oguri, T
    Ikeda, H
    Yamazaki, M
    [J]. NEC RESEARCH & DEVELOPMENT, 1996, 37 (04): : 493 - 507
  • [5] The MPI/SX implementation of MPI for NEC's SX-6 and other NEC platforms
    Golebiewski, M
    Ritzdorf, H
    Träff, JL
    Zimmermann, F
    [J]. NEC RESEARCH & DEVELOPMENT, 2003, 44 (01): : 69 - 74
  • [6] HARDWARE TECHNOLOGY AND ARCHITECTURE OF THE NEC SX-3/SX-X SUPERCOMPUTER SYSTEM
    WATANABE, T
    MATSUMOTO, H
    TANNENBAUM, PD
    [J]. PROCEEDINGS : SUPERCOMPUTING 89, 1989, : 842 - 846
  • [7] Performance evaluation of the SX-6 vector architecture for scientific computations
    Oliker, L
    Canning, A
    Carter, J
    Shalf, J
    Skinner, D
    Ethier, S
    Biswas, R
    Djomehri, J
    Van der Wijngaart, R
    [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2005, 17 (01): : 69 - 93
  • [8] Visualization and management of large-scale data on SX-6
    Kameyama, T
    Nakano, E
    Takei, T
    Yoshida, A
    Takahara, H
    [J]. NEC RESEARCH & DEVELOPMENT, 2003, 44 (01): : 95 - 98
  • [9] COOLING TECHNOLOGY FOR THE SX SUPERCOMPUTER
    WATARI, T
    OKANO, M
    MATSUO, Y
    MIZUNO, T
    [J]. NEC RESEARCH & DEVELOPMENT, 1988, (88): : 65 - 73
  • [10] 4D-Var: Optimisation and performance on the NEC SX-6
    Oxley, S
    [J]. Use of High Performance Computing in Meteorology, 2005, : 143 - 155