Low-Power High-Accuracy Approximate Multiplier Using Approximate High-Order Compressors

被引:0
|
作者
Tung, Che-Wei [1 ]
Huang, Shih-Hsu [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Taoyuan, Taiwan
来源
PROCEEDINGS OF 2019 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION ENGINEERING AND TECHNOLOGY (ICCET 2019) | 2019年
关键词
approximate computing; arithmetic circuits; logic design; low-power design; partial product reduction; DESIGN;
D O I
10.1109/iccet.2019.8726875
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To reduce the power consumption, the design of approximate multiplier appears as a promising solution for many error-resilient applications. In this paper, we propose a low-power high-accuracy approximate 8 x 8 multiplier design. The proposed design has two main features. First, according to the significance, different weights utilize different compressors (in different levels of accuracy) to accumulate their product terms. As a result, the power consumption can be saved with a small error. Second, for the middle significance weights, we use high-order approximate compressors (e.g., 8:2 compressor) to reduce the logic of carry chains. To our knowledge, the proposed design is the first work that successfully uses high-order approximate compressors in the approximate multiplier design. Compared with an exact multiplier (Dadda tree multiplier), experimental results show that the proposed approximate multiplier can achieve both low power and high accuracy.
引用
收藏
页码:163 / 167
页数:5
相关论文
共 50 条
  • [21] Low Power, High Speed Error Tolerant Multiplier Using Approximate Adders
    Reddy, Manikantta K.
    Kumar, Nithin Y. B.
    Sharma, Dheeraj
    Vasantha, M. H.
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [22] Low-Power Approximate Multiplier With Error Recovery Using a New Approximate 4-2 Compressor
    Strollo, Antonio G. M.
    De Caro, Davide
    Napoli, Ettore
    Petra, Nicola
    Di Meo, Gennaro
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [23] A Low-Power and Small-Area Multiplier for Accuracy-Scalable Approximate Computing
    Baba, Hiroyuki
    Yang, Tongxin
    Inoue, Masahiro
    Tajima, Kaori
    Ukezono, Tomoaki
    Sato, Toshinori
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 569 - 574
  • [24] LHTAM: Low-power and high-speed approximate multiplier for tiny inexact computing systems
    Izadi, Azin
    Jamshidi, Vahid
    COMPUTERS & ELECTRICAL ENGINEERING, 2025, 123
  • [25] Low-power and high-speed approximate 4:2 compressors for image multiplication applications in CNFETs
    Rostami, Danial
    Eshghi, Mohammad
    Mehrabani, Yavar Safaei
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2021, 108 (08) : 1288 - 1308
  • [26] A power constrained approximate multiplier with a high level of
    Abbasmollaei, Mostafa
    Hajizadeh, Fahimeh
    Mohammadi, Siamak
    Marvasti, Mohammadreza Binesh
    Asghari, Seyyed Amir
    Samieiyan, Behrouz
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 90
  • [27] Design of a Low-power and Small-area Approximate Multiplier using First the Approximate and then the Accurate Compression Method
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 39 - 44
  • [28] Permutation-Based Approximate Multiplier with High Accuracy
    Li, Kunlong
    Dai, Yunfei
    Li, Zhen
    Wang, Lingli
    Proceedings of International Conference on ASIC, 2023,
  • [29] Low power, high speed approximate multiplier for error resilient applications
    Skandha Deepsita, S.
    Noor Mahammad, S.K.
    Integration, 2022, 84 : 37 - 46
  • [30] Low power, high speed approximate multiplier for error resilient applications
    Deepsita, Skandha S.
    Sk, Noor Mahammad
    INTEGRATION-THE VLSI JOURNAL, 2022, 84 : 37 - 46