A Novel ASIC-Based Variable Latency Speculative Parallel Prefix Adder for Image Processing Application

被引:6
|
作者
Thakur, Garima [1 ]
Sohal, Harsh [1 ]
Jain, Shruti [1 ]
机构
[1] Jaypee Univ Informat Technol, Dept Elect & Commun Engn, Solan 173234, India
关键词
Error correction; Error detection; Parallel architecture; Approximation theory; Image blending; DESIGN;
D O I
10.1007/s00034-021-01741-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Approximate computing is gaining grip as a computing paradigm for computer vision, data analytics, and image/signal processing applications. In the era of real-time applications, approximate computing plays a significant role. In many computers including digital signal processors (DSP) and a microprocessor, adders are the main element for the implementation of signal processing applications and digital circuit design. The major problem for addition is the propagation delay in the carry chain. As the bit length of the input operand increases, the length of the carry chain increases. To address the carry propagation problem in digital systems, the most efficient adder architectures for VLSI implementation are classified as a parallel prefix adder (PPA) structure. In this paper, a novel methodology to implement and synthesize different adders (non-speculative and speculative) for any ASIC-based system is proposed. The proposed hybrid Han-Carlson and Kogge-stone speculative adders show improved performance (low power and delay) over the state-of-the-art approximate adders. If the approximation fails, then the proposed efficient error correction technique is activated. The proposed speculative H_C adder results in a 23.79% speed improvement over the proposed K_S adder, and 23.86% of energy is saved. The proposed architectures were synthesized for an operand bit length of 16 bits. Finally, the proposed adder is validated for an error-tolerant image processing application resulting in 41.2 dB PSNR.
引用
收藏
页码:5682 / 5704
页数:23
相关论文
共 19 条
  • [1] A Novel ASIC-Based Variable Latency Speculative Parallel Prefix Adder for Image Processing Application
    Garima Thakur
    Harsh Sohal
    Shruti Jain
    Circuits, Systems, and Signal Processing, 2021, 40 : 5682 - 5704
  • [2] Variable Latency Speculative Parallel Prefix Adders for Unsigned and Signed Operands
    Esposito, Darjn
    De Caro, Davide
    Maria Strollo, Antonio Giuseppe
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (08) : 1200 - 1209
  • [3] A Variable Latency Ling Adder Based on Brent-Kung Parallel-Prefix Topology
    Guo, Pixia
    Xie, Guangjun
    Chen, Xiaoyue
    Han, Jie
    Zhang, Yongqiang
    2023 IEEE 23RD INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO, 2023, : 106 - 110
  • [4] A delay efficient hybrid parallel prefix variable latency CSKA based multi-operand adder with optimized 5:2 compressor and skip logic
    Muthuraman, Athappan
    Karuppiah, Santha
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (04) : 608 - 630
  • [5] Development of SiPM array based PET detector incorporating ASIC-based parallel readout: Multi-channel independent signal processing and novel algorithms for event timing, energy, positioning and DOI determination
    Bircher, Chad
    Sun, Xishan
    Shao, Yiping
    JOURNAL OF NUCLEAR MEDICINE, 2011, 52
  • [6] A Novel Efficient CNFET-Based Inexact Full Adder Design for Image Processing Applications
    Mehrabani, Yavar Safaei
    Parsapour, Mona
    Moradi, Mona
    Bagherizadeh, Mehdi
    INTERNATIONAL JOURNAL OF NANOSCIENCE, 2021, 20 (02)
  • [7] A Novel Approach to Design Braun Array Multiplier Using Parallel Prefix Adders for Parallel Processing Architectures - A VLSI Based Approach
    Shinde, Kunjan D.
    Kumar, K. Amit
    Rashmi, D. S.
    Rukhsar, R. Sadiya
    Shilpa, H. R.
    Vidyashree, C. R.
    SOFT COMPUTING SYSTEMS, ICSCS 2018, 2018, 837 : 602 - 614
  • [8] A Parallel Image Segmentation Method Based on SOM and GPU with Application to MRI Image Processing
    De, Ailing
    Zhang, Yuan
    Guo, Chengan
    ADVANCES IN NEURAL NETWORKS - ISNN 2014, 2014, 8866 : 637 - 646
  • [9] Research and Application in image processing technology based on the embedded parallel computing
    He, Gaoming
    Wang, Mei
    MECHANICAL ENGINEERING AND GREEN MANUFACTURING II, PTS 1 AND 2, 2012, 155-156 : 836 - 840
  • [10] DESIGN AND IMPLEMENTATION OF FIELD PROGRAMMABLE GATE ARRAY BASED ERROR TOLERANT ADDER FOR IMAGE PROCESSING APPLICATION
    Suganthi, N.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1426 - 1430