A delay efficient hybrid parallel prefix variable latency CSKA based multi-operand adder with optimized 5:2 compressor and skip logic

被引:1
|
作者
Muthuraman, Athappan [1 ]
Karuppiah, Santha [2 ]
机构
[1] Sri Venkateswara Coll Engn, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
[2] Sri Venkateswara Coll Engn, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
关键词
CSKA; parallel prefix adder; group PG logic; AOI; OAI; MULTIPLIER; ENERGY;
D O I
10.1080/00207217.2022.2081994
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a delay efficient multi-operand adder (MOA) is introduced by considering the compression logic and variable latency carry skip adder (VL-CSKA). Here, an optimised 5:2 compressor is initially used to increase the speed of MOA by reducing the number of operands before giving as input to VL-CSKA. Also, the VL-CSKA is modified by replacing the carry propagation with complementary complex gates (CCG) and nucleus stage with improved parallel prefix structure for increasing the speed with fewer components. The delay, area, power and logic depth of the proposed hybrid parallel prefix VL-CSKA (HPP-VL-CSKA) is also reduced by modifying the group Propagate-Generate (PG) logic in the parallel prefix structure. Also, a new circuit for XOR/XNOR gate is used for the reduction of the delay and power consumption significantly. The synthesis result shows that the suggested adder design overtakes the existing adders by consuming only 5953 mu m(2) area, 1.763mW power, 1.251fJ and 3516.63 ADP for 20 number of operands, each with 32 bit inputs.
引用
收藏
页码:608 / 630
页数:23
相关论文
共 1 条