A scalable wavelet transform VLSI architecture for real-time signal processing in high-density intra-cortical implants

被引:83
|
作者
Oweiss, Karim G. [1 ]
Mason, Andrew
Suhail, Yasir
Kamboh, Awais M.
Thomson, Kyle E.
机构
[1] Michigan State Univ, Dept Elect & Comp Engn, E Lansing, MI 48824 USA
[2] Michigan State Univ, Neurosci Program, E Lansing, MI 48824 USA
基金
美国国家卫生研究院;
关键词
B-spline; brain machine interface; lifting; microelectrode arrays; neural signal processing; neuroprosthetic devices; wavelet transform;
D O I
10.1109/TCSI.2007.897726
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an area and power-efficient VLSI approach for implementing the discrete wavelet transform on streaming multielectrode neurophysiological data in real time. The VLSI implementation is based on the lifting scheme for wavelet computation using the symmlet4 basis with quantized coefficients and integer fixed-point data precision to minimize hardware demands. The proposed design is driven by the need to compress neural signals recorded with high-density microelectrode arrays implanted in the cortex prior to data telemetry. Our results indicate that signal integrity is not compromised by quantization down to 5-bit filter coefficient and 10-bit data precision at intermediate stages. Furthermore, results from analog simulation and modeling show that a ha rdware-minimized computational core executing filter steps sequentially is advantageous over the pipeline approach commonly used in DWT implementations. The design is compared to that of a B-spline approach that minimizes the number of multipliers at the expense of increasing the number of adders. The performance demonstrates that in vivo real-time DWT computation is feasible prior to data telemetry, permitting large savings in bandwidth requirements and communication costs given the severe limitations on size, energy consumption and power dissipation of an implantable device.
引用
收藏
页码:1266 / 1278
页数:13
相关论文
共 50 条
  • [21] Realization of an efficient VLSI architecture for discrete wavelet transform in real time image compression
    Hashad, AI
    Shehata, KA
    Gasser, SM
    [J]. ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 673 - 676
  • [22] VLSI processor architecture for real-time GA processing and PE-VLSI design
    Imai, T
    Yoshikawa, M
    Terai, H
    Yamauchi, H
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 625 - 628
  • [23] Mixed-signal VLSI architecture for real-time computer vision
    Dallaire, S
    Tremblay, M
    Poussart, D
    [J]. REAL-TIME IMAGING, 1997, 3 (05) : 307 - 317
  • [24] A COMPUTER ARCHITECTURE FOR REAL-TIME IMAGE-PROCESSING USING VLSI
    HOUGHTON, AD
    SEED, NL
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1988, 24 (1-5): : 309 - 314
  • [25] A High-Performance Scalable computing system for real-time signal processing applications
    Zhang, Xiongkui
    Liu, Guoman
    Gao, Meiguo
    [J]. CISP 2008: FIRST INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOL 2, PROCEEDINGS, 2008, : 556 - 560
  • [26] Real-time wavelet transform algorithms for the processing of continuous streams of data
    de Mota, H
    Vasconcelos, FH
    da Silva, RM
    [J]. 2005 IEEE International Workshop on Intelligent Signal Processing (WISP), 2005, : 346 - 351
  • [27] VLSI architecture study of a real-time scalable optical flow processor for video segmentation
    Minegishi, N
    Miyakoshi, J
    Kuroda, Y
    Katagiri, T
    Fukuyama, Y
    Yamamoto, R
    Miyama, M
    Imamura, K
    Hashimoto, H
    Yoshimoto, M
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03): : 230 - 242
  • [28] Real-time image compression based on wavelet vector quantization, algorithm and VLSI architecture
    Hatami, S
    Sharifi, S
    Ahmadi, H
    Kamarei, M
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2381 - 2384
  • [29] Architecture of a real-time wavelet transform calculation SoPC core for industrial applications
    Arias, Jagoba
    Lazaro, Jesus
    Astarloa, Armando
    Jimenez, Jaime
    Bidarte, Unai
    [J]. IECON 2006 - 32ND ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS, VOLS 1-11, 2006, : 129 - +
  • [30] CORDIC-Based High-Speed VLSI Architecture of Transform Model Estimation for Real-Time Imaging
    Chakraborty, Anirban
    Banerjee, Ayan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (01) : 215 - 226