Hole-Induced Threshold voltage Shift Under Reverse-Bias Stress in E-Mode GaN MIS-FET

被引:22
|
作者
Hua, Mengyuan [1 ,2 ]
Wei, Jin [2 ]
Bao, Qilong [2 ]
Zheng, Zheyang [2 ]
Zhang, Zhaofu [2 ]
He, Jiabei [2 ]
Chen, Kevin Jing [1 ,2 ]
机构
[1] HKUST, Shenzhen Res Inst, Shenzhen 518000, Peoples R China
[2] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Hong Kong, Peoples R China
关键词
Enhancement mode (E-mode); hole barrier; MIS-FET; reverse-bias stress; V-TH stability; ELECTRON-MOBILITY TRANSISTORS; CHEMICAL-VAPOR-DEPOSITION; HEMTS; RELIABILITY; SINX; INTERFACE; INSULATOR;
D O I
10.1109/TED.2018.2856998
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Under reverse-bias stress (i.e., OFF-state stress with V-GS < V-TH) with high drain voltage, ultraviolet (UV) illumination and larger negative gate bias are found to accelerate the positive shift in threshold voltage (V-TH) of enhancement-mode GaN MIS-FETs with fully recessed gate. These results suggest a hole-induced degradation mechanism. In the absence of UV illumination, holes could be generated by impact ionization in the high electric-field region, which is initiated by electrons injected from the source through the buffer layer. With a larger negative gate bias, more holes will flow to the gate side and pass through the silicon nitride (SiNx) gate dielectric, as SiNx does not present any energy barrier to holes. The enhanced hole transport through the dielectric under large negative gate bias could accelerate new defects generation and therefore result in the larger positive threshold voltage shifts.
引用
收藏
页码:3831 / 3838
页数:8
相关论文
共 27 条
  • [21] Annealing, temperature, and bias-induced threshold voltage instabilities in integrated E/D-mode InAlN/GaN MOS HEMTs
    Blaho, M.
    Gregusova, D.
    Hascik, S.
    Tapajna, M.
    Frohlich, K.
    Satka, A.
    Kuzmik, J.
    APPLIED PHYSICS LETTERS, 2017, 111 (03)
  • [22] Comprehensive Study of the Complex Dynamics of Forward Bias-Induced Threshold Voltage Drifts in GaN Based MIS-HEMTs by Stress/Recovery Experiments
    Lagger, Peter
    Reiner, Maria
    Pogany, Dionyz
    Ostermaier, Clemens
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (04) : 1022 - 1030
  • [23] The Transition of Threshold Voltage Shift of Al2O3 /SiN4 AlGaN/GaN MIS-HEMTs Under Negative Gate Bias Stress From DC to AC
    Lee, Ya-Huan
    Chang, Kai-Chun
    Tai, Mao-Chou
    Wang, Yu-Xuan
    Lin, Hsin-Ni
    Yeh, Yu-Hsuan
    Kuo, Hung-Ming
    Tsai, Xin-Ying
    Lee, Jason
    Huang, I-Yu
    Chang, Ting-Chang
    Sze, Simon
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (03) : 1792 - 1797
  • [24] Novel High Voltage Bias Temperature Instabilities (HV-BTI) setup to monitor RON/VTH drift on GaN-on-Si E-mode MOSc-HEMTs under drain voltage
    Leurquin, C.
    Vandendaele, W.
    Viey, A. G.
    Gwoziecki, R.
    Escoffier, R.
    Salot, R.
    Despesse, G.
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [25] Novel High Voltage Bias Temperature Instabilities (HV-BTI) Setup to Monitor RON/VTH Drift of GaN-on-Si E-Mode MOSc-HEMTs under High Drain Voltage
    Leurquin, C.
    Vandendaele, W.
    Viey, A. G.
    Gwoziecki, R.
    Escoffier, R.
    Salot, R.
    Despesse, G.
    Iucolano, F.
    Modica, R.
    Constant, A.
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [26] Local-Degradation-Induced Threshold Voltage Shift in Turned-OFF Amorphous InGaZnO Thin Film Transistors Under AC Drain Bias Stress
    Kim, Jong In
    Cho, In-Tak
    Jeong, Chan-Yong
    Lee, Daeun
    Kwon, Hyuck-In
    Jung, Keum Dong
    Park, Mun Soo
    Seo, Mi Seon
    Kim, Tae Young
    Lee, Je Hun
    Lee, Jong-Ho
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (06) : 579 - 581
  • [27] Effect of channel widths on negative shift of threshold voltage, including stress-induced hump phenomenon in InGaZnO thin-film transistors under high-gate and drain bias stress
    Choi, Sung-Hwan
    Han, Min-Koo
    APPLIED PHYSICS LETTERS, 2012, 100 (04)