Impact of on-chip interconnect frequency-dependent R(f)L(f) on digital and RF design

被引:12
|
作者
Cao, Y [1 ]
Huang, XJ
Sylvester, D
King, TJ
Hu, CM
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
[2] Rambus Inc, Los Altos, CA 94022 USA
[3] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
[4] Univ Calif Berkeley, Dept EECS, Berkeley, CA 94720 USA
关键词
delay; frequency-dependence; inductance; noise; overshoot; quality factor; resistance; slew rate;
D O I
10.1109/TVLSI.2004.840399
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip global interconnect exhibits clear frequency dependence in both resistance (R) and inductance (L). In this paper, its impact on modern digital and radio frequency (RF) circuit design is examined. First, a physical and compact ladder circuit model is developed to capture this behavior, which only employs frequency independent R and L elements, and thus, supports transient analysis. Using this new model we demonstrate that the use of dc values for R and L is sufficient for timing analysis (i.e., 50% delay and slew rate) in digital designs. However, RL frequency dependence is critical for the analysis of signal integrity, shield line insertion, power supply stability, and RF inductor performance.
引用
收藏
页码:158 / 162
页数:5
相关论文
共 50 条
  • [11] Layout based frequency dependent inductance and resistance extraction for on-chip interconnect timing analysis
    Krauter, B
    Mehrotra, S
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 303 - 308
  • [12] Investigation of the impact of conductor surface roughness on interconnect frequency-dependent ohmic loss
    Proekt, L
    Cangellaris, AC
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 1004 - 1010
  • [13] Experimental Characterization of Frequency-Dependent Series Resistance and Inductance for Ground Shielded On-Chip Interconnects
    Cortes-Hernandez, Diego M.
    Torres-Torres, Reydezel
    Gonzalez-Diaz, Oscar
    Linares-Aranda, Monico
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2014, 56 (06) : 1567 - 1575
  • [14] Analysis and Design of On-Chip RF Interconnect Line for Wideband True-Time Delay Line Application
    Chen, Yang
    Qiu, Zhaoyang
    Di, Xiaofei
    Chen, Xianqing
    Zhang, Yu-Dong
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)
  • [15] Design and measurement of an inductance-oscillator for analyzing inductance impact on on-chip interconnect delay
    Sato, T
    Masuda, H
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 395 - 400
  • [16] Efficient extraction method for frequency-dependent parameters of on-chip interconnects in high-speed ICs
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2000, 34 (02): : 161 - 164
  • [17] R(f)L(f)C coupled noise evaluation of an S/390 microprocessor chip
    Smith, H
    Deutsch, A
    Mehrotra, S
    Widiger, D
    Bowen, M
    Dansky, A
    Kopcsay, G
    Krauter, B
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 237 - 240
  • [18] On-Chip Output Stage Design for a Continuous Class-F Power Amplifier
    Kumaran, Anil Kumar
    Pashaeifar, Masoud
    D'Avino, Marco
    de Vreede, Leo C. N.
    Alavi, Morteza S.
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [19] Accurate analytic expressions for frequency-dependent inductance and resistance of single on-chip interconnects on conductive silicon substrate
    Ymeri, H
    Nauwelaers, B
    Maex, K
    De Roest, D
    Vandenberghe, S
    PHYSICS LETTERS A, 2002, 293 (3-4) : 195 - 198
  • [20] Frequency-Dependent Modeling of Transformer Winding Impedance From R(ω)/L Measurements
    Chiesa, Nicola
    Gustavsen, Bjorn
    IEEE TRANSACTIONS ON POWER DELIVERY, 2014, 29 (03) : 1511 - 1513