An evolutionary technique for reducing the duration of Reconfigurable Scan Network test

被引:7
|
作者
Cantoro, R. [1 ]
San Paolo, L. [1 ]
Reorda, M. Sonza [1 ]
Squillero, G. [1 ]
机构
[1] Politecn Torino, Turin, Italy
关键词
D O I
10.1109/DDECS.2018.00030
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The growing need for effectively accessing registers (called instruments) related to non-functional purposes (e.g., test, debug, calibration) in many electronic devices pushed towards the development of new solutions, including the IEEE 1687 standard. The approach supported by these solutions allows a flexible access to embedded instruments through the Boundary Scan interface via a set of reconfigurable scan chains composing a Reconfigurable Scan Network (RSN). Since permanent faults may affect the circuitry implementing them, several works recently proposed techniques to automatically generate a suitable sequence of input stimuli able to detect them. The common approach is based on forcing the IEEE 1687 network to undergo a sequence of test sessions, each composed of a configuration phase and a test phase. By properly selecting the sequence of network configurations to be used, we can guarantee that the method can test any permanent fault possibly affecting the network. Clearly, the cost of this test directly depends on its duration. This paper faces the issue of generating a test sequence for a generic RSN possibly reducing its duration and proposes a method based on an evolutionary algorithm. We provide some experimental results gathered on the standard set of benchmarks RSNs, showing that the approach is able to produce optimized test sequences in 9 cases out of 16. In some cases, the reduction in test time is larger than 20%.
引用
收藏
页码:129 / 134
页数:6
相关论文
共 50 条
  • [31] Reducing the input test data volume under transparent scan
    Pomeranz, Irith
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2014, 8 (01): : 1 - 10
  • [32] SCANGIN: An approach for reducing dynamic power dissipation in scan test
    Advanced Test Technology Laboratory, Institute of Computing Technology, Chinese Academy of Sciences, Beijing 100080, China
    不详
    不详
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2006, 9 (1391-1396):
  • [33] Reducing test application time for full scan embedded cores
    Hamzaoglu, I
    Patel, JH
    TWENTY-NINTH ANNUAL INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT COMPUTING, DIGEST OF PAPERS, 1999, : 260 - 267
  • [34] Reducing test application time for full scan embedded cores
    Hamzaoglu, Ilker
    Patel, Janak H.
    Proceedings - Annual International Conference on Fault-Tolerant Computing, 1999, : 260 - 267
  • [35] Scan chain ordering technique for switching activity reduction during scan test
    Tseng, WD
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (05): : 609 - 617
  • [36] On reducing test application time for scan circuits using limited scan operations and transfer sequences
    Cho, Y
    Pomeranz, I
    Reddy, SA
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (10) : 1594 - 1605
  • [37] A Scan Segment Skip Technique for Low Power Test
    Lee, Hayoung
    Lee, Junkyu
    Lim, Hyunyul
    Kang, Sungho
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 127 - 128
  • [38] A universal technique for accelerating simulation of scan test patterns
    Oomman, BG
    Cheng, WT
    Waicukauski, J
    INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 135 - 141
  • [39] On reducing test data volume and test application time for multiple scan chain designs
    Tang, HX
    Reddy, SM
    Pomeranz, I
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 1079 - 1088
  • [40] A Technique for Low Power, Stuck-at Fault Diagnosable and Reconfigurable Scan Architecture
    Kumar, Binod
    Nehru, Boda
    Pandey, Brajesh
    Singh, Virendra
    Tudu, Jaynarayan
    PROCEEDINGS OF 2016 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2016,