MOS transistor modeling for RF integrated circuit design

被引:9
|
作者
Enz, C [1 ]
机构
[1] CSEM SA, Neuchatel, Switzerland
关键词
D O I
10.1109/CICC.2000.852646
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The design of radio-frequency (RF) integrated circuits in deep-submicron CMOS processes requires accurate and scalable compact models of the MOS transistor that are valid in the GHz frequency range and even beyond. Unfortunately, the currently available compact models give inaccurate results if they are not modified adequately. This paper presents the basis of the modeling of the MOS transistor for circuit simulation at RF. A physical and scalable equivalent circuit that can easily be implemented as a Spice subcircuit is described, The small-signal, noise and large-signal operations are discussed and measurements made on a 0.25 mu m CMOS process are presented that validate the RF MOS model up to 10 GHz.
引用
收藏
页码:189 / 196
页数:8
相关论文
共 50 条
  • [21] AN MOS TRANSISTOR RF OSCILLATOR SUITABLE FOR MOS-IC
    IKEDA, H
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1968, 56 (09): : 1638 - &
  • [22] RF power performance of asymmetric-LDD MOS transistor for RF-CMOS SOC design
    King, Ming-Chu
    Chang, Tsu
    Chin, Albert
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2007, 17 (06) : 445 - 447
  • [23] MOSFET modeling for low noise, RF circuit design
    Deen, MJ
    Chen, CH
    Cheng, YH
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 201 - 208
  • [24] Compact modeling of noise for RF CMOS circuit design
    Scholten, AJ
    Tiemeijer, LF
    van Langevelde, R
    Havens, RJ
    Zegers-van Duijnhoven, ATA
    de Kort, R
    Venezia, VC
    Klaassen, DBM
    NOISE IN DEVICES AND CIRCUITS, 2003, 5113 : 93 - 104
  • [25] An inductor modeling and optimization toolbox for RF circuit design
    Passos, F.
    Roca, E.
    Castro-Lopez, R.
    Fernandez, F. V.
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 463 - 472
  • [26] Structured Analog Circuit Design and MOS Transistor Decomposition for High Accuracy Applications
    Yang, Bo
    Dong, Qing
    Li, Jing
    Nakatake, Shigetoshi
    2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 721 - 728
  • [27] MODELING THE MOS-TRANSISTOR
    AFZALIKUSHAA, A
    ELNOKALI, M
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 74 (02) : 213 - 229
  • [28] MODELING THE HETEROJUNCTION BIPOLAR-TRANSISTOR FOR INTEGRATED-CIRCUIT SIMULATION
    LIOU, JJ
    DRAFTS, W
    EIGHTH BIENNIAL UNIVERSITY/GOVERNMENT/INDUSTRY MICROELECTRONICS SYMPOSIUM, 1989, : 219 - 222
  • [29] CIRCUIT DESIGN .3. MODELING BIPOLAR-TRANSISTOR
    GETREU, I
    ELECTRONICS, 1974, 47 (23): : 137 - 143
  • [30] RF SMALL SIGNAL AVALANCHE CHARACTERIZATION AND REPERCUSSIONS ON BIPOLAR TRANSISTOR CIRCUIT DESIGN
    Milovanovic, Vladimir
    van der Toorn, Ramses
    EUROCON 2009: INTERNATIONAL IEEE CONFERENCE DEVOTED TO THE 150 ANNIVERSARY OF ALEXANDER S. POPOV, VOLS 1- 4, PROCEEDINGS, 2009, : 230 - 233