Efficient Router Architecture for Trace Reduction During NoC Post-Silicon Validation

被引:2
|
作者
Rout, Sidhartha Sankar [1 ]
Patil, Suyog Bhimrao [1 ]
Chaudhari, Vaibhav Ishwarlal [1 ]
Deb, Sujay [1 ]
机构
[1] Indraprastha Inst Informat Technol Delhi, New Delhi, India
关键词
design-for-debug; fault detection; network-on-chip; post-silicon validation; trace buffer; SIGNAL SELECTION; RESTORATION; NETWORKS;
D O I
10.1109/SOCC46988.2019.1570548502
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The contemporary network-on-chips (NoCs) have highly complex architectures. So, robust post-silicon validation mechanism is required for error-proof NoC design. Traces of packet transactions are generated during NoC validation and are stored for fault analysis. Size of trace generated, directly translates into on-chip storage cost and communication bandwidth requirement. Our work proposes a modified NoC router architecture which eliminates the redundant traces and only stores the meaningful traces. This results in reduction of total trace amount while maintaining the same level of system internal observability. The scheme is proved to he henelicial for short-lived communication faults (packet drop, direction fault etc.), and shows around 23% to 36% of trace reduction in case of a 8x8 mesh network for each cycle trace capture. The overhead introduced is nominal and can further he reduced in case of permanent network faults.
引用
收藏
页码:230 / 235
页数:6
相关论文
共 50 条
  • [1] Efficient Hierarchical Post-Silicon Validation and Debug
    Kalimuthu, Pandy
    Basu, Kanad
    Schafer, Benjamin Carrion
    2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 258 - 263
  • [2] Dynamic Trace Signal Selection for Post-Silicon Validation
    Han, Kihyuk
    Yang, Joon-Sung
    Abraham, Jacob A.
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 302 - 307
  • [3] ISTA: An Embedded Architecture for Post-silicon Validation in Processors
    Lei, Ting
    He, Hu
    Sun, Yihe
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 593 - 596
  • [4] Embedded Debug Architecture for Bypassing Blocking Bugs During Post-Silicon Validation
    Daoud, Ehab Anis
    Nicolici, Nicola
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 559 - 570
  • [5] Trace-based post-silicon validation for vlsi circuits
    Liu, Xiao
    Xu, Qiang
    1600, Springer Verlag, Tiergartenstrasse 17, Heidelberg, D-69121, Germany (252): : 1 - 123
  • [6] Trace Signal Selection for Visibility Enhancement in Post-Silicon Validation
    Liu, Xiao
    Xu, Qiang
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1338 - 1343
  • [7] SoCProbe: Compositional Post-Silicon Validation of Heterogeneous NoC-Based SoCs
    Tombesi, Gabriele
    Zuckerman, Joseph
    Mantovani, Paolo
    Giri, Davide
    dos Santos, Maico Cassel
    Jia, Tianyu
    Brooks, David
    Wei, Gu-Yeon
    Carloni, Luca P.
    IEEE DESIGN & TEST, 2023, 40 (06) : 64 - 75
  • [8] RTL level trace signal selection and coverage estimation during post-silicon validation
    Kumar, Binod
    Basu, Kanad
    Fujita, Masahiro
    Singh, Virendra
    2017 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2017, : 59 - 66
  • [9] Efficient bus based router for NOC architecture
    Shrivastava, Anurag
    Sharma, Sudhir Kumar
    WORLD JOURNAL OF ENGINEERING, 2016, 13 (04) : 370 - 375
  • [10] Post-silicon Validation Procedure for a PWL ASIC Microprocessor Architecture
    Lifschitz, O.
    Rodriguez, J. A.
    Julian, P.
    Agamennoni, O.
    IEEE LATIN AMERICA TRANSACTIONS, 2011, 9 (04) : 492 - 497