A parallel digital architecture for delta-sigma modulation

被引:0
|
作者
Scholnik, DP [1 ]
机构
[1] USN, Res Lab, Washington, DC 20375 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A major drawback of delta-sigma modulation is the high oversampling ratios required, especially for single-bit quantization. Accordingly, much of the research in the area has focused on lowering the sampling rate through various parallelization approaches. However, this research has been overwhelmingly concentrated on continuous and discrete-time analog modulator implementations for A/D converters, and not on reducing the critical path in a digital implementation for D/A conversion. In this paper the popular time-interleaved modulator is paired with a vector quantizer implementation of a finite-length modulator to form a parallel implementation of a delta-sigma DAC with a reduced critical path.
引用
收藏
页码:352 / 355
页数:4
相关论文
共 50 条
  • [21] Digital modulator with bandpass delta-sigma modulator
    Sommarek, J
    Vankka, J
    Ketola, J
    Lindeberg, J
    Halonen, K
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2005, 43 (01) : 81 - 86
  • [22] Digital Modulator with Bandpass Delta-Sigma Modulator
    Johan Sommarek
    Jouko Vankka
    Jaakko Ketola
    Jonne Lindeberg
    Kari Halonen
    Analog Integrated Circuits and Signal Processing, 2005, 43 : 81 - 86
  • [23] Fully digital feedforward delta-sigma modulator
    Gharbiya, A
    Johns, DA
    2005 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2005, : 71 - 74
  • [24] A digital modulator with bandpass delta-sigma modulator
    Sommarek, J
    Vankka, J
    Ketola, J
    Lindeberg, J
    Halonen, K
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 159 - 162
  • [25] Delta-sigma waveform generation for digital radars
    White, RM
    Cantrell, BH
    McConnell, JP
    Alter, JJ
    PROCEEDINGS OF THE IEEE 2004 RADAR CONFERENCE, 2004, : 154 - 156
  • [26] High Efficiency Delta-Sigma Transmitter Architecture with Gate Bias Modulation for Wireless Applications
    Jouzdani, Maryam
    Ghannouchi, Fadhel M.
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [27] A transmitter architecture based on delta-sigma modulation and switch-mode power amplification
    Nielsen, Michael
    Larsen, Torben
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (08) : 735 - 739
  • [28] Parallel Delta-Sigma ADC modulation for performance increase of position sensors in industrial applications
    Holtl, Stefan
    Kneibl, Matthias
    Versen, Martin
    2021 IEEE SENSORS APPLICATIONS SYMPOSIUM (SAS 2021), 2021,
  • [29] A Novel Architecture of Pseudorandom Dithered MASH Digital Delta-Sigma Modulator with Lower Spur
    Noori, Seyed Ali Sadat
    Frashidi, Ebrahim
    Sadughi, Sirus
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (07)
  • [30] A Hierarchical Modulation Enabled SNR Allocable Delta-Sigma Digital Mobile Fronthaul System
    Zou, Yang
    Zhong, Linsheng
    Zhang, Shenmao
    Dai, Xiaoxiao
    Zhang, Jing
    Cheng, Mengfan
    Deng, Lei
    Fu, Songnian
    Yang, Qi
    Liu, Deming
    IEEE PHOTONICS JOURNAL, 2022, 14 (01):