Assertion and Coverage Driven Test Generation Tool for RTL Designs

被引:0
|
作者
Muhammed, Nourhan [1 ]
Hussein, Nour [1 ]
Salah, Khaled [2 ]
Khan, Ayub [2 ]
机构
[1] Ain Shams Univ, Fac Engn, Dept Elect & Commun, Cairo, Egypt
[2] Mentor Siemens Business, Fremont, CA 94538 USA
来源
2020 11TH IEEE ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE (UEMCON) | 2020年
关键词
Coverage; Assertions; Tests; Generation; RTL; Verification;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
RTL verification is still one the most challenging activities in digital system development as it is still the bottleneck in the time-to-market for an integrated circuit development cycle. Thus reducing verification time is one of the most important targets. In this paper, a tool is developed to generate automatic tests from SystemVerilog assertions or SystemVerilog Coverage. The proposed tool is tested using different memory modules starting from single port RAM through Multiple ports RAM, FIFO and the DDRx families. The performance, regarding the runtime, has been compared with the handcrafted test case generation process. Moreover, the performance has been compared with other automatic test generation tools. Results shows the effectiveness of the proposed design. The proposed tool excelled in terms of its run-time, complexity, and coverage percentage.
引用
收藏
页码:913 / 916
页数:4
相关论文
共 50 条
  • [41] Structure-Oriented RTL Automatic Test Generation
    Xiaolu Huang
    Dafang Zhang
    Jishun Kuang Department of Computer Science
    Hunan University Changsha
    China
    湖南大学学报(自然科学版), 2000, (自然科学版) : 107 - 111
  • [42] RTL DFT Techniques to Enhance Defect Coverage for Functional Test Sequences
    Hongxia Fang
    Krishnendu Chakrabarty
    Hideo Fujiwara
    Journal of Electronic Testing, 2010, 26 : 151 - 164
  • [43] Integrating RTL IPs into TLM designs through automatic transactor generation
    Bombieri, Nicola
    Deganello, Nicola
    Fummi, Franco
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 13 - 18
  • [44] Automated Correctness Condition Generation for Formal Verification of Synthesized RTL Designs
    Nazanin Mansouri
    Ranga Vemuri
    Formal Methods in System Design, 2000, 16 : 59 - 91
  • [45] Automated Test Generation for Activation of Assertions in RTL Models
    Lyu, Yangdi
    Mishra, Prabhat
    2020 25TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2020, 2020, : 223 - 228
  • [46] RTL DFT Techniques to Enhance Defect Coverage for Functional Test Sequences
    Fang, Hongxia
    Chakrabarty, Krishnendu
    Fujiwara, Hideo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2010, 26 (02): : 151 - 164
  • [47] RTL DFT Techniques to Enhance Defect Coverage for Functional Test Sequences
    Fang, Hongxia
    Chakrabarty, Krishnendu
    Fujiwara, Hideo
    2009 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP, 2009, : 160 - +
  • [48] Fast Multi-Level Test Generation at the RTL
    Gent, Kelson
    Hsiao, Michael S.
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 553 - 558
  • [49] Structure-Oriented RTL Automatic Test Generation
    Xiaolu Huang
    湖南大学学报(自然科学版), 2000, (S2) : 107 - 111
  • [50] Test Generation for an Iterative Design Flow with RTL Changes
    Joe, Jerin
    Mukherjee, Nilanjan
    Pomeranz, Irith
    Rajski, Janusz
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 305 - 313