Practical Design Considerations for an All-Digital PLL in a Digital Car Radio Reception SoC

被引:0
|
作者
Sanchez, Alexander Mora [1 ]
Moehlmann, Ulrich [1 ]
Blinzer, Peter [1 ]
Ehlert, Martin [1 ]
机构
[1] NXP Semicond, RF CMOS Tuner IP Grp, Hamburg, Germany
关键词
all digital PLL; CMOS; software defined radio; SoC; DfT; DfM; interference; reliability; DCO; sampler; phase noise; spurs; PSS; PXF; NBTI; HCI; layout-dependent effects;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper addresses design considerations for an 4.4GHz all-digital PLL (ADPLL). This mixed-signal IP is used in a state-of-the-art wideband multi-tuner RF receiver integrated in a 65nm CMOS software-defined radio (SDR) SoC with automotive quality. It is therefore of extreme importance that the ADPLL not only meets the required phase noise, power supply rejection and speed specifications, among others, but also that it can coexist with other subsystems comprising the tuner, be tested with industrial automatic test equipment at acceptable cost, and that it operates reliably during the specified product's lifetime. This work describes simulation, interference, reliability, design-for-test (DfT) and design-for-manufacturability (DfM) aspects considered during the design process of the ADPLL.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] A DCO Compiler for All-Digital PLL Design
    Chung, Ching-Che
    Chen, Chen-Han
    Lo, Chi-Kuang
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 547 - 550
  • [2] An all-digital PLL clock multiplier
    Olsson, T
    Nilsson, P
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 275 - 278
  • [3] An All-Digital Offset PLL Architecture
    Staszewski, Robert Bogdan
    Vemulapalli, Sudheer
    Waheed, Khurram
    2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 17 - 20
  • [4] A FM-Radio Transmitter Concept based on an All-digital PLL
    Neyer, Andreas
    Thiel, Bjoern Thorsten
    Heinen, Stefan
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 192 - +
  • [5] All-digital PLL with ΔΣ DLL embedded TDC
    Han, Y.
    Lin, D.
    Geng, S.
    Xu, N.
    Rhee, W.
    Oh, T-Y
    Wang, Z.
    ELECTRONICS LETTERS, 2013, 49 (02) : 93 - U3
  • [6] All-digital PLL with ultra fast acquisition
    Staszewski, Robert Bogdan
    Shriki, Gabi
    Balsara, Poras T.
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 289 - 292
  • [7] All-digital PLL with extended tracking capabilities
    Lorenzo-Ginori, JV
    Naranjo-Bouzas, JA
    ELECTRONICS LETTERS, 1997, 33 (18) : 1519 - 1521
  • [8] All-digital PLL with ultra fast settling
    Staszewski, Robert Bogdan
    Balsara, Poras T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (02) : 181 - 185
  • [9] All-digital PLL and transmitter for mobile phones
    Staszewski, RB
    Wallberg, JL
    Rezeq, S
    Hung, CM
    Eliezer, OE
    Vemulapalli, SK
    Fernando, C
    Maggio, K
    Staszewski, R
    Barton, N
    Lee, MC
    Cruise, P
    Entezari, M
    Muhammad, K
    Leipold, D
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2469 - 2482
  • [10] All-digital PLL with extended tracking capabilities
    Universidad Central de Las Villas, Villa Clara, Cuba
    Electron Lett, 18 (1519-1521):