Understanding models of substrate behaviour for the routing of high I/O packages

被引:2
|
作者
Palmer, PJ [1 ]
Williams, DJ [1 ]
机构
[1] Loughborough Univ Technol, Dept Mfg Engn, Loughborough LE11 3TU, Leics, England
关键词
D O I
10.1109/IPDI.1998.663622
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper explores two models of substrate wireability and examines the implications of these models in the forecast of the application of future generation integrated circuits and their packages, especially emerging generations of CSPs. This is in order to clarify our understanding of potential technology bottlenecks. This analysis will show how the demands of future generation high pin density packages - exemplified by the wireability demand of CSPs - drive substrates. The importance of routers for the efficient utilisation of substrates is also quantified by this analysis. This work continues research by the authors to attempt to understand the trends with time for bare and packaged chip interconnection.
引用
收藏
页码:58 / 63
页数:6
相关论文
共 50 条
  • [1] Substrate Topological Routing for High-Density Packages
    Liu, Shenghua
    Chen, Guoqiang
    Jing, Tom Tong
    He, Lei
    Zhang, Tianpei
    Dutta, Robi
    Hong, Xian-Long
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (02) : 207 - 216
  • [2] Second level interconnect reliability of reworked packages and routing evaluation for high I/O staggered array BGA packages
    Satagopan, SS
    Hayes, S
    Srivastava, R
    SMTA INTERNATIONAL PROCEEDINGS OF THE TECHNICAL PROGRAM, 1999, : 237 - 240
  • [3] Thermomechanical durability of high I/O BGA packages
    Davuluri, P
    Shetty, S
    Dasgupta, A
    Young, S
    JOURNAL OF ELECTRONIC PACKAGING, 2002, 124 (03) : 266 - 270
  • [4] Understanding individual routing behaviour
    Lima, Antonio
    Stanojevic, Rade
    Papagiannaki, Dina
    Rodriguez, Pablo
    Gonzalez, Marta C.
    JOURNAL OF THE ROYAL SOCIETY INTERFACE, 2016, 13 (116)
  • [5] Reliability of high I/O count wafer level packages
    Zbrzezny, Adam R.
    Mclellan, Neil
    Lee, Yeong J.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 309 - +
  • [6] Assembly and reliability of thermally enhanced high I/O BGA packages
    Ejim, TI
    Hollesen, DB
    Holliday, A
    Gahr, SA
    Coyle, RJ
    TWENTY FIRST IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 1997, : 25 - 31
  • [7] I/O decoupling in high speed packages using embedded planar capacitors
    Muthana, Prathap
    Srinivasan, Krishna
    Engin, Ege
    Swaminathan, Madhavan
    Tummala, Rao
    Amey, Daniel
    Dietz, Karl
    Banerji, Sounak
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 299 - +
  • [8] Integration of optical I/O with organic chip packages
    Offrein, Bert J.
    Berger, Christoph
    Dellmann, Laurent
    Dill, Peter
    Horst, Folkert
    Schmatz, Martin
    Oggioni, Stefano
    Spreafico, Mauro
    Macario, Giulio
    MICRO-OPTICS 2008, 2008, 6992
  • [9] Integration of optical I/O with organic chip packages
    Berger, Christoph
    Dellmann, Laurent
    Dill, Peter
    Horst, Folkert
    Offrein, Bert J.
    Schmatz, Martin
    Oggioni, Stefano
    Spreafico, Mauro
    Macario, Giulio
    PHOTONICS PACKAGING, INTEGRATION, AND INTERCONNECTS VIII, 2008, 6899
  • [10] Reliability of High I/O High Density CCGA Interconnect Electronic Packages under Extreme Thermal Environments
    Ramesham, Rajeshuni
    RELIABILITY, PACKAGING, TESTING, AND CHARACTERIZATION OF MEMS/MOEMS AND NANODEVICES XI, 2012, 8250