Compensation method of phase-locked loop under unbalanced grid condition based on harmonic linearization

被引:5
|
作者
Zha, Xiaoming [1 ]
Cen, Yang [1 ]
Huang, Meng [1 ]
Peng, Dongdong [1 ]
机构
[1] Wuhan Univ, Wuhan 430000, Hubei, Peoples R China
基金
中国国家自然科学基金;
关键词
harmonic linearization; PLL; unbalanced grid condition; voltage source converter; VOLTAGE-SOURCE CONVERTERS; RENEWABLE-ENERGY-SOURCES; DIRECT POWER-CONTROL; CONTROL STRATEGY; CONTROL SCHEME; SYSTEMS; IMPEDANCE; INVERTERS; FAULTS; PLL;
D O I
10.1002/cta.2464
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The voltage source converter (VSC) is often faced with unbalanced grid conditions that will degrade its performance because of the distorted current with a large amount of harmonics. One of the main parts of current distortion is the third-order harmonics caused by the negative-sequence voltage component at the fundamental frequency. The distorted output of the synchronous reference frame phase-locked loop (SRF-PLL) due to the unbalanced grid voltage is the main reason for the existence of the harmonics. This paper analyzes the mechanism of the generation of harmonics currents and proposes a compensation method for the PLL in VSCs based on the harmonic linearization method without changing the structure of SRF-PLL. The proposed PLL can work properly under unbalanced grid conditions and has a good dynamic response. The third-order current harmonics are reduced significantly by using the proposed PLL instead of the conventional SRF-PLL without changing the current control strategy of VSC. The compensation method is verified by cycle-by-cycle circuit simulations and controller hardware-in-the-loop experiments.
引用
收藏
页码:1181 / 1203
页数:23
相关论文
共 50 条
  • [21] Improved Phase-Locked Loop Algorithm for Synchronization Under Grid Faults
    Isakov, Ivana
    Grabic, Stevan
    Todorovic, Ivan
    2018 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (INDEL 2018), 2018,
  • [22] Coordinated Direct Power Control of DFIG System Without Phase-Locked Loop Under Unbalanced Grid Voltage Conditions
    Nian, Heng
    Cheng, Peng
    Zhu, Z. Q.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (04) : 2905 - 2918
  • [23] Design of a High Performance Phase-Locked Loop With DC Offset Rejection Capability Under Adverse Grid Condition
    Hui, Nanmu
    Feng, Yingying
    Han, Xiaowei
    IEEE ACCESS, 2020, 8 : 6827 - 6838
  • [24] An Efficient Hybrid Filter-Based Phase-Locked Loop under Adverse Grid Conditions
    Hui, Nanmu
    Wang, Dazhi
    Li, Yunlu
    ENERGIES, 2018, 11 (04)
  • [25] A software phase-locked loop for unbalanced and distorted utility conditions
    Naidu, SR
    Mascarenhas, AW
    Fernandes, DA
    2004 INTERNATIONAL CONFERENCE ON POWER SYSTEM TECHNOLOGY - POWERCON, VOLS 1 AND 2, 2004, : 1055 - 1060
  • [26] Space vector-based model predictive current controller for grid-connected converter under unbalanced and distorted grid without a phase-locked loop
    El -Nagar, Mohammed
    Elattar, Omar
    Ahmed, Khaled
    Hamdan, Eman
    Abdel-Khalik, Ayman S.
    Hamad, Mostafa S.
    Ahmed, Shehab
    ALEXANDRIA ENGINEERING JOURNAL, 2023, 77 : 265 - 281
  • [27] Statistical dynamics of the phase-locked loop under the action of harmonic interference and noise
    Shakhtarin, B. I.
    JOURNAL OF COMMUNICATIONS TECHNOLOGY AND ELECTRONICS, 2012, 57 (08) : 783 - 790
  • [28] Statistical dynamics of the phase-locked loop under the action of harmonic interference and noise
    B. I. Shakhtarin
    Journal of Communications Technology and Electronics, 2012, 57 : 783 - 790
  • [29] A Phase-Locked Loop With Background Leakage Current Compensation
    Chang, Jung-Yu
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (09) : 666 - 670
  • [30] A Phase-Locked Loop Design Method Based on Impedance Remodeling of Grid-Connected Inverter under High Permeability
    Yang M.
    Yang Z.
    Li Y.
    Zhao Y.
    Zhu J.
    Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2024, 39 (02): : 554 - 566