Hardware Implementation of Spiking Neural Network Classifiers based on Backpropagation-based Learning Algorithms

被引:0
|
作者
Nuno-Maganda, Marco Aurelio [1 ]
Arias-Estrada, Miguel [1 ]
Torres-Huitzil, Cesar [2 ]
Girau, Bernard [3 ]
机构
[1] INAOE, Dept Comp Sci, Puebla, Mexico
[2] Polytecn Univ Victoria, Dept Informat Technol, Ciudad Victoria, Tamaulipas, Mexico
[3] INRIA, LORIA, CORTEX TEAM, Vandoeuvre Les Nancy, France
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Spiking Neural Networks (SNNs) have become an important research theme due to new discoveries and advances in neurophysiology, which states that information among neurons is interchanged via pulses or spikes. FPGAs are widely used for implementing high performance digital hardware systems, due to its flexibility and because they are suitable for the implementation of systems with high degree of parallelism. FPGAs have become an important tool because fine grain digital elements useful for efficient hardware implementation of SNNs are provided, making FPGA device suitable for implementing SNNs. Several attempts for implementing efficient classifiers in hardware have been done, but most of them fail because the processing elements are costly in terms of hardware resource utilization. SNNs are less hardware greedy, and the nature of the pulsed processing is well suited to the digital processing blocks of the FPGA devices. In this work, a hardware architecture for implementing both recall and learning phases required for Multi layer Feed Forward SNNs is proposed. Results and performance statics are provided.
引用
收藏
页码:2318 / +
页数:3
相关论文
共 50 条
  • [41] Hardware Implementation of Spiking Neural Networks on FPGA
    Han, Jianhui
    Li, Zhaolin
    Zheng, Weimin
    Zhang, Youhui
    TSINGHUA SCIENCE AND TECHNOLOGY, 2020, 25 (04) : 479 - 486
  • [42] Smart Hardware Implementation of Spiking Neural Networks
    Galan-Prado, Fabio
    Rossello, Josep L.
    ADVANCES IN COMPUTATIONAL INTELLIGENCE, IWANN 2017, PT I, 2017, 10305 : 560 - 568
  • [43] HARDWARE IMPLEMENTATION OF STOCHASTIC SPIKING NEURAL NETWORKS
    Rossello, Josep L.
    Canals, Vincent
    Morro, Antoni
    Oliver, Antoni
    INTERNATIONAL JOURNAL OF NEURAL SYSTEMS, 2012, 22 (04)
  • [44] Hardware Implementation of Spiking Neural Networks on FPGA
    Jianhui Han
    Zhaolin Li
    Weimin Zheng
    Youhui Zhang
    Tsinghua Science and Technology, 2020, 25 (04) : 479 - 486
  • [45] In Situ Learning in Hardware Compatible Multilayer Memristive Spiking Neural Network
    Li, Jiwei
    Xu, Hui
    Sun, Sheng-Yang
    Li, Nan
    Li, Qingjiang
    Li, Zhiwei
    Liu, Haijun
    IEEE TRANSACTIONS ON COGNITIVE AND DEVELOPMENTAL SYSTEMS, 2022, 14 (02) : 448 - 461
  • [46] Implementation of Neural Network Backpropagation in CUDA
    Liu, Jinfeng
    Guo, Lei
    INTELLIGENCE COMPUTATION AND EVOLUTIONARY COMPUTATION, 2013, 180 : 1021 - 1027
  • [47] The Scalable Spiking Neural Network Automatic Generation in MATLAB Focused on the Hardware Implementation
    Popov, Alexey V.
    Sayarkin, Konstantin S.
    Zhilenkov, Anton A.
    PROCEEDINGS OF THE 2018 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2018, : 962 - 965
  • [48] HARDWARE REQUIREMENTS FOR NEURAL NETWORK PATTERN CLASSIFIERS - A CASE-STUDY AND IMPLEMENTATION
    BOSER, BE
    SACKINGER, E
    BROMLEY, J
    LECUN, Y
    JACKEL, LD
    IEEE MICRO, 1992, 12 (01) : 32 - 40
  • [49] Synchronized stepwise control of firing and learning thresholds in a spiking randomly connected neural network toward hardware implementation
    Nomura, Kumiko
    Nishi, Yoshifumi
    FRONTIERS IN NEUROSCIENCE, 2024, 18
  • [50] Scalable Block-based Spiking Neural Network Hardware with a Multiplierless Neuron Model
    Nambiar, Vishnu P.
    Koh, Eng Kiat
    Pu, Junran
    Mani, Aarthy
    Ming, Wong Ming
    Li Fei
    Goh, Wang Ling
    Do, Anh Tuan
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,