Optimal Designs of Reversible/Quantum Decoder Circuit Using New Quantum Gates

被引:5
|
作者
Slimani, Ayyoub [1 ]
Benslama, Achour [2 ]
Misra, Neeraj Kumar [3 ]
机构
[1] Univ Medea Algeria, Medea 26000, Algeria
[2] Freres Mentouri Univ, Fundamental Sci Fac, Lab Phys Math & Subatom LPMPS, Phys Dept, Constantine 25000, Algeria
[3] Bharat Inst Engn & Technol, Dept Elect & Commun Engn, Hyderabad 501510, India
关键词
Quantum information; Quantum cost; Quantum delay; Quantum computation; Reversible logic; LOGIC;
D O I
10.1007/s10773-022-05017-w
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The need for a low energy dissipation circuit in place of irreversible circuits at a fast pace. Among the emerging technology is quantum computing technology has attracted many advanced features such as information lossless and low energy dissipation. The need for reduction of quantum cost, quantum delay in the fundamental circuit like decoder is of prominent importance. The low quantum cost and quantum delay means fast computation in the quantum logic circuits. In this article, we have synthesized 2 - to - 4 decoder on three approaches based on S(1)G, S(2)G and S(3)G gates. Then we propose on two approaches a new design of 3 - to - 8 decoder as well as n - to - 2(n) decoder by cascading the proposed 2 - to - 4 decoder with a new gate called S(4)G, The proposed design of a novel 2 - to - 4 decoder (approach 3) can obtain superiority in terms of the number of Quantum cost, Quantum delay and garbage outputs (7,5 and 1respectively) compared with the existed circuits. Also we have designed a novel 3 - to - 8 decoder based on two approaches. Which is obvious on the low quantum delay of 15, quantum cost 23 and garbage output 1. In addition, various lemmas have presented to fix the quantum cost, quantum delay and garbage output for the design of n - to - 2(n) decoder. In the proposed 3 - to - 8 decoder design the rate of quantum cost, quantum delay and garbage outputs is 28%, 53% and 33% respectively less than the existing designs.
引用
收藏
页数:19
相关论文
共 50 条
  • [41] Division Circuit Using Reversible Logic Gates
    Gassoumi, Ismail
    Touil, Lamjed
    Ouni, Bouraoui
    2018 INTERNATIONAL CONFERENCE ON ADVANCED SYSTEMS AND ELECTRICAL TECHNOLOGIES (IC_ASET), 2017, : 60 - 65
  • [42] Tools for Quantum and Reversible Circuit Compilation
    Roetteler, Martin
    REVERSIBLE COMPUTATION, RC 2017, 2017, 10301 : 3 - 16
  • [43] Quantum Cost Realization of New Reversible Gates with Transformation Based Synthesis Technique
    Jayashree, H., V
    Agrawal, V. K.
    Bharadwaj, Shishir N.
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [44] Implementation of Quantum Image Encryption via Reversible Quantum Logic Gates Computing
    Cheng, Yi Lin
    Liao, Yu Ping
    Chen, Chih Yu
    Huang, Tsung Wei
    SPIN, 2023,
  • [45] Implementation of Quantum Image Encryption via Reversible Quantum Logic Gates Computing
    Cheng, Yi Lin
    Liao, Yu Ping
    Chen, Chih Yu
    Huang, Tsung Wei
    SPIN, 2023, 13 (04)
  • [46] Optimal Quantum Source Coding With Quantum Side Information at the Encoder and Decoder
    Yard, Jon T.
    Devetak, Igor
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2009, 55 (11) : 5339 - 5351
  • [47] A multi-commodity network model for optimal quantum reversible circuit synthesis
    Jung, Jihye
    Choi, In-Chan
    PLOS ONE, 2021, 16 (06):
  • [48] Quantum simulation for reversible gates as fourier transform application
    Nandal, Amita
    Vigneswaran, T.
    International Review on Computers and Software, 2012, 7 (04) : 1695 - 1705
  • [49] FROM REVERSIBLE LOGIC GATES TO UNIVERSAL QUANTUM BASES
    Gurevich, Yuri
    Bocharov, Alex
    Svore, Krysta M.
    BULLETIN OF THE EUROPEAN ASSOCIATION FOR THEORETICAL COMPUTER SCIENCE, 2013, (110): : 52 - 75
  • [50] Design and analysis of 3 × 3 reversible quantum gates
    Hilal A. Bhat
    Farooq A. Khanday
    Brajesh K. Kaushik
    Khurshed A. Shah
    Journal of Computational Electronics, 2023, 22 : 266 - 275