Timing Penalties Associated with Cache Sharing

被引:0
|
作者
Babka, Vlastimil [1 ]
Libic, Peter [1 ]
Tuma, Petr [1 ]
机构
[1] Charles Univ Prague, Dept Software Engn, Fac Math & Phys, CR-11800 Prague 1, Czech Republic
来源
2009 IEEE INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS & SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS) | 2009年
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Although important from software performance perspective, the behavior of memory caches is not captured by the common approaches to modeling of software performance, where the software performance models tend to treat operation durations as constants despite the fact that the operations compete for memory caches. Incorporating memory cache models into software performance models is hindered by the fact that existing cache models do not provide information about timings and penalties, but only about hits and misses. The paper outlines the relationship of cache events and cache timings on a real computer architecture, indicating that the existing practice of modeling cache miss penalties as constants is not sufficient to model software performance faithfully
引用
收藏
页码:583 / 586
页数:4
相关论文
共 50 条
  • [21] Line Sharing Cache: Exploring Cache Capacity with Frequent Line Value Locality
    Oka, Keitarou
    Sasaki, Hiroshi
    Inoue, Koji
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 669 - 674
  • [22] Summary cache: A scalable wide-area Web cache sharing protocol
    Fan, L
    Cao, P
    Almeida, J
    Broder, AZ
    IEEE-ACM TRANSACTIONS ON NETWORKING, 2000, 8 (03) : 281 - 293
  • [23] On Instruction-Level Method for Reducing Cache Penalties in Embedded VLIW Processors
    Ammenouche, Samir
    Touati, Sid Ahmed Ali
    Jalby, William
    HPCC: 2009 11TH IEEE INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, 2009, : 196 - 205
  • [24] Cache-Timing Attacks on AES and Remedies
    Baishnab, K. L.
    Nag, Amlan
    Talukdar, F. A.
    2009 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRONIC AND PHOTONIC DEVICES AND SYSTEMS (ELECTRO-2009), 2009, : 218 - 221
  • [25] Cache based remote timing attack on the AES
    Aciicmez, Onur
    Schindler, Werner
    Koc, Cetin K.
    TOPICS IN CRYPTOLOGY - CT-RSA 2007, PROCEEDINGS, 2007, 4377 : 271 - +
  • [26] ON THE INCOMPARABILITY OF CACHE ALGORITHMS IN TERMS OF TIMING LEAKAGE
    Canones, Pablo
    Kopf, Boris
    Reineke, Jan
    LOGICAL METHODS IN COMPUTER SCIENCE, 2019, 15 (01) : 21:1 - 21:19
  • [27] Data cache organization for accurate timing analysis
    Schoeberl, Martin
    Huber, Benedikt
    Puffitsch, Wolfgang
    REAL-TIME SYSTEMS, 2013, 49 (01) : 1 - 28
  • [28] Data cache locking for tight timing calculations
    Vera, Xavier
    Lisper, Bjorn
    Xue, Jingling
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2008, 7 (01)
  • [29] Cache-Timing Attack Against HQC
    Huang S.
    Sim R.Q.
    Chuengsatiansup C.
    Guo Q.
    Johansson T.
    IACR Transactions on Cryptographic Hardware and Embedded Systems, 2023, 2023 (03): : 136 - 163
  • [30] Data cache organization for accurate timing analysis
    Martin Schoeberl
    Benedikt Huber
    Wolfgang Puffitsch
    Real-Time Systems, 2013, 49 : 1 - 28