Noise-aware buffer planning for interconnect-driven floorplanning

被引:4
|
作者
Li, SM [1 ]
Cherng, YH [1 ]
Chang, YW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
D O I
10.1109/ASPDAC.2003.1195052
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Crosstalk-induced noise has become a key problem in interconnect optimization when technology improves, spacing diminishes, and coupling capacitance/inductance increases. Buffer insertion/sizing is one of the most effective and popular techniques to reduce interconnect delay and decouple coupling effects. It is traditionally applied to post-layout optimization. However it is obviously infeasible to insert/size hundreds of thousands buffers during the post-layout stage when most routing regions are occupied. Therefore, it is desirable to incorporate buffer planning into floorplanning to ensure timing closure and design convergence. In this paper, we first derive formulae of buffer insertion for timing and noise optimization, and then apply the formulae to compute the feasible regions for inserting buffers to meet both timing and noise constraints. Experimental results show that our approach achieves an average success rate of 80.9% (78.2%) of nets meeting timing constraints alone (both timing and noise constraints) and consumes an average extra area of only 0.49% (0.66%) over the given floorplan, compared with the average success rate of 75.6% of nets meeting timing constraints alone and an extra area of 1.33% by the BBP method [3].
引用
收藏
页码:423 / 426
页数:4
相关论文
共 50 条
  • [1] Interconnect-Driven Floorplanning with Noise-Aware Buffer Planning
    Li, Katherine Shu-Min
    Ho, Yingchieh
    Chen, Liang-Bi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (12) : 2467 - 2474
  • [2] Fast buffer planning and congestion optimization in interconnect-driven floorplanning
    Wong, KW
    Young, EFY
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 411 - 416
  • [3] Simultaneous wiring and buffer block planning with optimal wire-sizing for interconnect-driven floorplanning
    Yan, JT
    Lu, CH
    Wu, CW
    [J]. 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 469 - 472
  • [4] Simultaneous wiring and buffer block planning with optimal wire-sizing for interconnect-driven floorplanning
    Yan, J. -T.
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2006, 153 (05): : 335 - 347
  • [5] Interconnect-driven floorplanning by searching alternative packings
    Sham, CW
    Young, EFY
    Hai, Z
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 417 - 422
  • [6] Formulae for performance optimization and their applications to interconnect-driven floorplanning
    Chang, NCY
    Chang, TW
    Jiang, IHR
    [J]. PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 523 - 528
  • [7] Interconnect-driven multistage hierarchical floorplanning for soft modules
    Lee, CH
    Fu, WY
    Chang, CC
    Hsieh, TM
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 223 - 226
  • [8] A new multilevel framework for large-scale interconnect-driven floorplanning
    Chen, Tung-Chieh
    Chang, Yao-Wen
    Lin, Shyh-Chang
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (02) : 286 - 294
  • [9] Substrate noise-aware floorplanning for mixed-signal SOCs
    Jeske, M
    Blakiewicz, G
    Chrzanowska-Jeske, M
    Wang, B
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 445 - 448
  • [10] Noise-aware floorplanning for fast power supply network design
    Lin, Chang-Tzu
    Kung, Tai-Wei
    Chen, De-Sheng
    Wang, Yi-Wen
    Cheng, Ching-Hwa
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2028 - +