Design and implementation of an acoustic echo canceller

被引:0
|
作者
Jang, SA [1 ]
Lee, YJ [1 ]
Moon, DT [1 ]
机构
[1] Hoseo Univ, Asan 336795, Choong Nam, South Korea
关键词
echo canceller; NLMS; pipeline; FPGA; EAB; synthesis;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper the AEC(acoustic echo canceller) is designed and implemented using VHDL. The designed Echo Canceller employs the pipeline and the master-slave structure, and is realized with FPGA. As an adaptive algorithm, the Normalized LMS algorithm is used. For the coefficient adjustment, the stochastic iteration algorithm(SIA) which uses only current residual values is used and the number of registers are evidently reduced and convergence speed is also much improved comparing to existing methods by using EAB of FPGA for FIR filter structure of transceiver. The designed Echo Canceller is verified with the test board implemented for this paper. With the top-down design and synthesis using VHDL, the design time is reduced and modular design is achieved.
引用
收藏
页码:299 / 302
页数:4
相关论文
共 50 条
  • [21] Residual echo reduction based on MMSE estimator in acoustic echo canceller
    Chang, Joon-Hyuk
    Kim, Hyoung-Gon
    Kang, Sangki
    IEICE ELECTRONICS EXPRESS, 2007, 4 (24): : 762 - 767
  • [22] A Co-Design Methodology for Telecommunication Systems: A Case Study of an Acoustic Echo Canceller
    A. Baganne
    J.L. Philippe
    E. Martin
    Journal of VLSI signal processing systems for signal, image and video technology, 1999, 22 : 21 - 29
  • [23] A co-design methodology for telecommunication systems: A case study of an acoustic echo canceller
    Baganne, A
    Philippe, JL
    Martin, E
    SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 1997, : 273 - 282
  • [24] A co-design methodology for telecommunication systems: A case study of an acoustic echo canceller
    Baganne, A
    Philippe, JL
    Martin, E
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1999, 22 (01): : 21 - 29
  • [25] Low power design of an acoustic echo canceller GMDFα algorithm on dedicated VLSI architectures
    Gailhard, S
    Julien, N
    Baganne, A
    Martin, E
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 334 - 335
  • [26] Lattice pole-zero acoustic echo canceller
    Tahernezhadi, M.
    Liu, L.
    Acoustics Letters, 1995, 18 (09):
  • [27] Sub-band IIR acoustic echo canceller
    Sarghini, S
    Uncini, A
    Piazza, F
    MELECON '96 - 8TH MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, PROCEEDINGS, VOLS I-III: INDUSTRIAL APPLICATIONS IN POWER SYSTEMS, COMPUTER SCIENCE AND TELECOMMUNICATIONS, 1996, : 1678 - 1681
  • [28] An acoustic echo canceller using lapped orthogonal transform
    Wei, CH
    Tsai, CP
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2573 - 2576
  • [29] An acoustic echo canceller with blind signal separation for doubletalking
    Lee, Haeng-Woo
    Journal of Convergence Information Technology, 2012, 7 (02) : 18 - 28
  • [30] A new adaptive algorithm for stereophonic acoustic echo canceller
    Jung, YW
    Lee, JH
    Park, YC
    Youn, DH
    2000 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS, VOLS I-VI, 2000, : 801 - 804