FPGA-based interlock system for the chopper of the Linear IFMIF prototype accelerator injector

被引:2
|
作者
Astrain, M. [1 ]
Barrera, E. [1 ]
Carpeno, A. [1 ]
Hirata, Y. [2 ]
Kasugai, A. [2 ]
Marqueta, A. [3 ]
Sanz, D. [4 ]
Jugo, J. [5 ]
Badillo, I [5 ]
机构
[1] Univ Politecn Madrid, Instrumentat & Appl Acoust Res Grp, Madrid, Spain
[2] QST, Rokkasho, Aomori, Japan
[3] F4E, Garching, Germany
[4] GMV Aerosp & Def, Tres Cantos, Spain
[5] Univ Basque Country, Dept Elect & Elect, IZPILab Beam Lab, UPV EHU, Leioa, Spain
关键词
IFMIF; EPICS; FPGA; Interlock; Chopper;
D O I
10.1016/j.fusengdes.2019.03.021
中图分类号
TL [原子能技术]; O571 [原子核物理学];
学科分类号
0827 ; 082701 ;
摘要
The Linear IFMIF (International Fusion Materials Irradiation Facility) Prototype Accelerator (LIPAc) injector consists of a 140 mA proton/deuteron source, its associated low energy beam transport line (LEBT) as well as ancillaries such as water cooling skid, vacuum groups, High Voltage Power Supplies (HVPS), etc. A specific element, the beam "Chopper", was included in the LEBT to generate short ((similar to)100 mu s) and sharp-edged beam pulses ((similar to)10 mu s) and allow the use of interceptive diagnostics in the high energy part of the LIPAc during commissioning phases of the Radio Frequency Quadrupole RFQ (5 MeV) and the Superconducting Radio Frequency SRF Linac (9 MeV). The chopper was designed to operate in pulsed mode with very sharp rise and fall times, meaning the chopper will be used to "cut" the long rise time of the source as well as the fall time of the beam pulse. The chopper thermal screen has not been designed to withstand very high beam power (i.e., beam length and duty cycle need to be monitored); in addition, the chopper HVPS needs to be monitored in real time to detect a possible trip and extract the beam before downstream devices are damaged. For these applications, standard PLC based interlocks are too slow; therefore, faster solutions are envisaged. The proposed solution for the required interlock system is based on COTS technology with XILINX FPGAs using RIO (Reconfigurable Input/Output) technology from National Instruments (CompactRIO platform). The paper discusses the implementation of the interlock system, the response times of the proposed architecture and the fitness of the technology. Additionally, the system can be integrated into the IFMIF control system using EPICS as a standalone solution.
引用
收藏
页码:1708 / 1711
页数:4
相关论文
共 50 条
  • [31] An FPGA-based Integrated MapReduce Accelerator Platform
    Christoforos Kachris
    Dionysios Diamantopoulos
    Georgios Ch. Sirakoulis
    Dimitrios Soudris
    Journal of Signal Processing Systems, 2017, 87 : 357 - 369
  • [32] Development of calorimetry methodology for beam current measurement of the Linear IFMIF Prototype Accelerator (LIPAc)
    Nishiyama, K.
    Knaster, J.
    Okumura, Y.
    Marqueta, A.
    Pruneri, G.
    Scantamburlo, F.
    Sakamoto, K.
    Sugimoto, M.
    Kasugai, A.
    Hirata, Y.
    Kondo, K.
    Ikeda, Y.
    Maebara, Sunao
    Ichimiya, R.
    Shinya, T.
    Ihara, A.
    Kitano, T.
    Beauvais, Pierre-Yves
    Gobin, R.
    Bolzon, B.
    FUSION ENGINEERING AND DESIGN, 2018, 126 : 1 - 4
  • [33] Generic FPGA-Based Platform for Distributed IO in Proton Therapy Patient Safety Interlock System
    Eichin, Michael
    Carmona, Pablo Fernandez
    Johansen, Ernst
    Grossmann, Martin
    Mayor, Alexandre
    Erhardt, Daniel
    Gomperts, Alexander
    Regele, Harald
    Bula, Christian
    Sidler, Christof
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (06) : 1197 - 1202
  • [34] Development and Interlock Test of the Fast Protection System Prototype in the RAON Accelerator Control System
    Hyunchang Jin
    Yongjun Choi
    Sangil Lee
    Hyojae Jang
    Journal of the Korean Physical Society, 2018, 73 : 1073 - 1079
  • [35] Development and Interlock Test of the Fast Protection System Prototype in the RAON Accelerator Control System
    Jin, Hyunchang
    Choi, Yongjun
    Lee, Sangil
    Jang, Hyojae
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2018, 73 (08) : 1073 - 1079
  • [36] FPGA-Based Multichannel Data Acquisition System for Prototype In-Beam PET
    Min, Eungi
    Kim, Hyun-Il
    Kim, Kwangdon
    Lee, Hakjae
    Bae, Seungbin
    An, Su Jung
    Kim, Yongkown
    Chung, Yong Hyun
    Joung, Jinhun
    2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [37] PLACID: A Platform for FPGA-Based Accelerator Creation for DCNNs
    Motamedi, Mohammad
    Gysel, Philipp
    Ghiasi, Soheil
    ACM TRANSACTIONS ON MULTIMEDIA COMPUTING COMMUNICATIONS AND APPLICATIONS, 2017, 13 (04)
  • [38] FPGA-based Deep Learning Accelerator for RF Applications
    den Boer, H.
    Muller, R. W. D.
    Wong, S.
    Voogt, V.
    2021 IEEE MILITARY COMMUNICATIONS CONFERENCE (MILCOM 2021), 2021,
  • [39] An FPGA-based Hardware Accelerator for Simulating Spatiotemporal Neurons
    Tarawneh, Ghaith
    Read, Jenny
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 618 - 621
  • [40] FPGA-based accelerator for object detection: a comprehensive survey
    Kai Zeng
    Qian Ma
    Jia Wen Wu
    Zhe Chen
    Tao Shen
    Chenggang Yan
    The Journal of Supercomputing, 2022, 78 : 14096 - 14136