A 2.5Gbps serial-link data transceiver in a 0.35 μm digital CMOS technology

被引:0
|
作者
Chen, WZ [1 ]
Weng, MC [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
D O I
10.1109/APASIC.2004.1349458
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a single chip serial link data transceiver. Incorporating with 8 to 1 multiplexer and 1 to 8 demultiplexer, the transceiving data rate ranges from 640 Mbps to 2.56 Gbps. In the transmitter side, a novel precharged type multiplexer is proposed to minimize deterministic jitter. In the receiver side, an over-sampling data recovery loop utilizing mixed-signal phase picking scheme is adopted for data resynchronization and demultiplexing. A novel phase interpolator with resistive averaging technique is proposed to generate uniformly distributed sampling phases over wide frequency range, so as to improve bit error rate performance. For data packet size less than 1000 bytes, the tolerated frequency offset between transmitter and receiver is about 1.3% by a built in elastic buffer. The measured data jitter at the transmitter side after multiplexing is 5.8 ps (rms), and is 43.3 ps (rms) at the receiver side after demultiplexing. The measured bit error rate for 2.5 Gbps data receiving is about 10(-10). Fabricated in a 0.35mum digital CMOS process, this chip occupies 2.9 mm x 2.4 mm. The total power consumption is 280 mW under 2V supply.
引用
收藏
页码:232 / 235
页数:4
相关论文
共 50 条
  • [11] Design and anaylsis of A 2.5-Gbps optical receiver analog front-end in a 0.35-μm digital CMOS technology
    Chen, Wei-Zen
    Lu, Chao-Hsin
    IEEE Transactions on Circuits and Systems I: Regular Papers, 2006, 53 (05): : 977 - 983
  • [12] A 2.5Gbps burst mode laser diode driver in 0.18-um CMOS technology
    Chua, Chun Kiat
    Ajjikuttira, Aruna B.
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 184 - 187
  • [13] FlexRay transceiver in a 0.35 μm CMOS High-Voltage technology
    Baronti, F.
    D'Abramo, P.
    Knaipp, M.
    Minixhofer, R.
    Roncella, R.
    Saletti, R.
    Schrems, M.
    Serventi, R.
    Vescoli, V.
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1536 - +
  • [14] A 1.7 Gbps DLL-Based Clock Data Recovery for a Serial Display Interface in 0.35-μm CMOS
    Moon, Yong-Hwan
    Kim, Sang-Ho
    Kim, Tae-Ho
    Park, Hyung-Min
    Kang, Jin-Ku
    ETRI JOURNAL, 2012, 34 (01) : 35 - 43
  • [15] A 40 Gb/s Serial Link Transceiver in 28 nm CMOS Technology
    Navid, Reza
    Chen, E-Hung
    Hossain, Masum
    Leibowitz, Brian
    Ren, Jihong
    Chou, Chuen-Huei Adam
    Daly, Barry
    Aleksic, Marko
    Su, Bruce
    Li, Simon
    Shirasgaonkar, Makarand
    Heaton, Fred
    Zerbe, Jared
    Eble, John
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 814 - 827
  • [16] A 40 Gb/s CMOS Serial-Link Receiver With Adaptive Equalization and Clock/Data Recovery
    Liao, Chih-Fan
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (11) : 2492 - 2502
  • [17] Design of a 2.5Gbps Clock-Data Recovery circuit in 0.18um standard CMOS process
    Chen Yueyang
    Zhong Shun'an
    Dang Hua
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1153 - 1156
  • [18] A 28Gb/s Multi-Standard Serial-Link Transceiver for Backplane Applications in 28nm CMOS
    Zhang, Bo
    Khanoyan, Karapet
    Hatamkhani, Hamid
    Tong, Haitao
    Hu, Kangmin
    Fallahi, Siavash
    Vakilian, Kambiz
    Brewster, Anthony
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 52 - U734
  • [19] 0.18μm CMOS 2.5Gbps带AGC功能的前置放大器
    林少衡
    中国集成电路, 2011, 20 (08) : 53 - 58+52
  • [20] A quad-channel 3.125Gb/s/ch serial-link transceiver with mixed-mode adaptive equalizer in 0.18μm CMOS
    Yang, J
    Kim, J
    Byun, S
    Conroy, C
    Kim, B
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 176 - 177