Low Power Karnaugh Map Approximate Adder for Error Compensation in Loop Accumulations

被引:0
|
作者
Yang, Chunmei [1 ]
Jiao, Hailong [1 ,2 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Sch Elect & Comp Engn, VLSI Lab, Shenzhen, Guangdong, Peoples R China
[2] Eindhoven Univ Technol, Elect Syst Grp, Eindhoven, Netherlands
来源
17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019) | 2019年
关键词
Karnaugh map; digital signal processing; loop accumulation; error compensation; computation accuracy;
D O I
10.1109/icicdt.2019.8790952
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing has recently emerged as a promising paradigm to achieve considerable energy savings at the expense of degraded computing accuracy. In this paper, an approximate adder is proposed to reduce the power consumption while providing minimal computation errors for loop accumulation, which is a crucial operation in various signal processing algorithms. The proposed adder is based on smart modification of Karnaugh map to generate compensation effect with loop accumulation. With the proposed approximate adder, the power consumption is reduced by up to 42.8% and 24.9% compared to fully-accurate adder and the previously published approximate adders, respectively, in an industrial 65-nm CMOS technology. Furthermore, the computation accuracy is enhanced by up to 31x with the proposed approximate adder compared with the previously published approximate adders. Using the product of normalized mean error distance (NMED) and power consumption as the Figure-of-Merit (FoM), the proposed approximate adder improves the FoM by up to 37.7x compared to the previously published approximate adders.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Karnaugh Map Approximate Adder With Intrinsic Error Compensation
    Xie, Chenyu
    Yang, Chunmei
    Jiao, Hailong
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 10 - 14
  • [2] Low Power Approximate Multiplier Using Error Tolerant Adder
    Cho, Jaeik
    Kim, Youngmin
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 298 - 299
  • [3] Approximate Adder with Hybrid Prediction and Error Compensation Technique
    Yang, Xinghua
    Xing, Yue
    Qiao, Fei
    Wei, Qi
    Yang, Huazhong
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 373 - 378
  • [4] Low Power Multiplier Using Approximate Adder for Error Tolerant Applications
    Hemanth, C.
    Sangeetha, R. G.
    Kademani, Sagar
    Shahbaz Ali, Meer
    IETE JOURNAL OF RESEARCH, 2025, 71 (01) : 292 - 302
  • [5] A single clock cycle approximate adder with hybrid prediction and error compensation methods
    Luo, Li
    Chen, Zhe
    Yang, Xinghua
    Qiao, Fei
    Wei, Qi
    Yang, Huazhong
    MICROELECTRONICS JOURNAL, 2019, 87 : 45 - 50
  • [6] Carry based approximate full adder for low power approximate computing
    Ramasamy, Manickam
    Narmadha, G.
    Deivasigamani, S.
    2019 7TH INTERNATIONAL CONFERENCE ON SMART COMPUTING & COMMUNICATIONS (ICSCC), 2019, : 188 - 191
  • [7] A Low-Power Configurable Adder for Approximate Applications
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2018 19TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2018, : 347 - 352
  • [8] Power-Delay-Error-Efficient Approximate Adder for Error-Resilient Applications
    Kumar, Vinay
    Singh, Ankit
    Upadhyay, Shubham
    Kumar, Binod
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [9] A New Approximate Adder with Low Relative Error and Correct Sign Calculation
    Hu, Junjun
    Qian, Weikang
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1449 - 1454
  • [10] A Low-Power Approximate Multiplier with Sign-Focus Compressor and Error Compensation
    Du, Laimin
    Ni, Leibin
    Liu, Xiong
    Mao, Wei
    Yu, Hao
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 226 - 230