IC Security Evaluation against Fault Injection Attack Based on FPGA Emulation

被引:0
|
作者
Xu, Song [1 ]
Liu, Qiang [1 ]
Li, Tao [1 ]
Fan, Hongxiang [1 ]
机构
[1] Tianjin Univ, Sch Elect Informat Engn, Tianjin, Peoples R China
基金
中国国家自然科学基金;
关键词
FPGA emulation; fault injection attack; integrated circuit security;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Fault injection attacks (FTAs) are becoming a serious threat to the security of integrated circuits (ICs). Circuit designers need a simple and effective method to evaluate the ability of their IC designs against the FIAs at design stage. To address the need, this paper based on FPGA emulation proposes a method, which mimics FIAs on a circuit design implemented on a FPGA by instantiating a uniform architecture which can generate different fault models and span the space of faults and inserting fault injection logic into the design. After the circuit design is submitted to the emulation platform, the fault generation and injection are executed automatically, and a report about the ability of the IC design against the FIAs is generated. The method works at the circuit netlist level, leaves the source codes of the circuit design unmodified, and makes the evaluation a transparent process to the designers. The experiment with various fault models and differential fault analysis on AES-128 encryption circuit shows the effectiveness of the method.
引用
收藏
页码:285 / 288
页数:4
相关论文
共 50 条
  • [31] FPGA Bitstream Fault Injection Attack and Countermeasures on the Sampling Counter in CRYSTALS Kyber
    Ni, Ziying
    Khalid, Ayesha
    Liu, Weiqiang
    O'Neill, Maire
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [32] A Fault Attack Emulation Environment to Evaluate Java']Java Card Virtual-Machine Security
    Lackner, Michael
    Berlach, Reinhard
    Hraschan, Michael
    Weiss, Reinhold
    Steger, Christian
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 480 - 487
  • [33] Evaluation of Susceptibility of FPGA-based Circuits to Fault Injection Attacks Based on Clock Glitching
    Korczyc, Jakub
    Krasniewski, Andrzej
    2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 171 - 174
  • [34] FNOCEE: A Framework for NoC Evaluation by FPGA-based Emulation
    Pfefferkorn, Daniel
    Schmider, Achim
    Paya-Vaya, Guillermo
    Neuenhahn, Martin
    Blume, Holger
    PROCEEDINGS INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS - ARCHITECTURES, MODELING AND SIMULATION (SAMOS XV), 2015, : 86 - 95
  • [35] Efficient Fault Emulation based on Post-Injection Fault Effect Analysis (PIFEA)
    Grinschgl, Johannes
    Krieg, Armin
    Steger, Christian
    Weiss, Reinhold
    Bock, Holger
    Haid, Josef
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 526 - 529
  • [36] Non-Invasive EMI-Based Fault Injection Attack against Cryptographic Modules
    Hayashi, Yu-ichi
    Homma, Naofumi
    Sugawara, Takeshi
    Mizuki, Takaaki
    Aoki, Takafumi
    Sone, Hideaki
    2011 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2011, : 763 - 767
  • [37] Efficient evaluation of security against generalized interpolation attack
    Aoki, K
    SELECTED AREAS IN CRYPTOGRAPHY, PROCEEDINGS, 2000, 1758 : 135 - 146
  • [38] Practical evaluation of security against generalized interpolation attack
    Aoki, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (01): : 33 - 38
  • [39] FPGA-based fault injection for microprocessor systems
    Civera, P
    Macchiarulo, L
    Rebaudengo, M
    Reorda, MS
    Violante, M
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 304 - 309
  • [40] Routability estimation of FPGA-based fault injection
    Sedaghat, R
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 129 - 132