Intellectual property protection of IP cores through high-level watermarking

被引:2
|
作者
Castillo, E. [1 ]
Meyer-Baese, U. [2 ]
Garcia, A. [1 ]
Parrilla, L. [1 ]
Lloris, A. [1 ]
机构
[1] Univ Granada, Dept Elect & Comp Technol, Campus Univ Fuentenueva, E-18071 Granada, Spain
[2] FAMU, FSU Coll Engn, Dept Elect & Comp Engn, Tallahassee, FL 32310 USA
关键词
information hiding; digital watermarking; IP cores; IPP; FPGA applications;
D O I
10.1117/12.719202
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper a watermarking technique for Intellectual Property Protection (IPP) of FPGA-based systems is proposed. The aim is to protect the author rights of reusable IP cores by means of a digital signature that uniquely identifies both the original design and the design recipient. The proposed watermarking technique relies on a procedure that spreads the digital signature in cells of memory structures at Hardware Description Language (HDL) design level, not increasing the area of the system. This signature is preserved through synthesis, placement and routing processes. The technique includes a procedure for signature extraction requiring minimal modifications to the system. Thus, it is possible to detect the ownership rights without interfering the normal operation of the system and providing high invulnerability. To illustrate the properties of the proposed watermarking technique, both protected and unprotected design examples are compared in terms of area and performance. The analysis of the results shows that the area increase is very low while throughput penalization is ah-nost negligible.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] IP-cores watermarking scheme at behavioral level using genetic algorithms
    Echavarria, Jorge
    Morales-Reyes, Alicia
    Cumplido, Rene
    Salido, Miguel A.
    Feregrino-Uribe, Claudia
    [J]. ENGINEERING APPLICATIONS OF ARTIFICIAL INTELLIGENCE, 2021, 104
  • [42] Hierarchical intellectual property protection using partially-mergeable cores
    Iyengar, V
    Date, H
    Sugihara, M
    Chakrabarty, K
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (11) : 2632 - 2638
  • [43] Intellectual Property (IP) Protection for Deep Learning and Federated Learning Models
    Koushanfar, Farinaz
    [J]. PROCEEDINGS OF THE 2022 ACM WORKSHOP ON INFORMATION HIDING AND MULTIMEDIA SECURITY, IH-MMSEC 2022, 2022, : 5 - 5
  • [44] A hierarchy of physical design watermarking schemes for intellectual property protection of IC designs
    Newbould, RD
    Carothers, JD
    Rodriguez, JJ
    Holman, WT
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 862 - 865
  • [45] Deep Model Intellectual Property Protection with Compression-Resistant Model Watermarking
    Nie H.
    Lu S.
    Wu J.
    Zhu J.
    [J]. IEEE Transactions on Artificial Intelligence, 2024, 5 (07): : 1 - 12
  • [46] Intellectual Property Protection of Deep Neural Network Models Based on Watermarking Technology
    Jin, Biao
    Lin, Xiang
    Xiong, Jinbo
    You, Weijing
    Li, Xuan
    Yao, Zhiqiang
    [J]. Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2024, 61 (10): : 2587 - 2606
  • [47] Cryptographic watermarking & stream cipher technique for robust FPGA intellectual property protection
    Tsai, Guo-Ruey
    Lin, Min-Chuan
    Chu, Shi-Sheng
    Wu, Chun-Rong
    [J]. TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1493 - +
  • [48] Intellectual Property Protection System for a Workstation using Policy based Watermarking Scheme
    Son, Yuseung
    Yong, Seunglim
    Fernandes, Miguel
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2008, 8 (08): : 201 - 206
  • [49] CORROSION PROTECTION FOR HIGH-LEVEL FLIGHTS
    WIMSCHNEIDER, H
    [J]. F&M-FEINWERKTECHNIK & MESSTECHNIK, 1990, 98 (04): : ZM18 - &
  • [50] Detector-based watermarking technique for soft IP core protection in high synthesis design level
    Ni, M
    Gao, ZQ
    [J]. 2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1348 - 1352