Intellectual property protection of IP cores through high-level watermarking

被引:2
|
作者
Castillo, E. [1 ]
Meyer-Baese, U. [2 ]
Garcia, A. [1 ]
Parrilla, L. [1 ]
Lloris, A. [1 ]
机构
[1] Univ Granada, Dept Elect & Comp Technol, Campus Univ Fuentenueva, E-18071 Granada, Spain
[2] FAMU, FSU Coll Engn, Dept Elect & Comp Engn, Tallahassee, FL 32310 USA
关键词
information hiding; digital watermarking; IP cores; IPP; FPGA applications;
D O I
10.1117/12.719202
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper a watermarking technique for Intellectual Property Protection (IPP) of FPGA-based systems is proposed. The aim is to protect the author rights of reusable IP cores by means of a digital signature that uniquely identifies both the original design and the design recipient. The proposed watermarking technique relies on a procedure that spreads the digital signature in cells of memory structures at Hardware Description Language (HDL) design level, not increasing the area of the system. This signature is preserved through synthesis, placement and routing processes. The technique includes a procedure for signature extraction requiring minimal modifications to the system. Thus, it is possible to detect the ownership rights without interfering the normal operation of the system and providing high invulnerability. To illustrate the properties of the proposed watermarking technique, both protected and unprotected design examples are compared in terms of area and performance. The analysis of the results shows that the area increase is very low while throughput penalization is ah-nost negligible.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Intellectual property protection of HDL IP cores through automated signature hosting
    Castillo, Encarnacin
    Parrilla, Luis
    Garcia, Antonio
    Lloris, Antonio
    Meyer-Baese, Uwe
    [J]. 2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 183 - 188
  • [2] INTELLECTUAL PROPERTY (IP) PROTECTION USING WATERMARKING AND FINGERPRINTING TECHNIQUES
    Leitao, Flavia
    [J]. PROCEEDINGS OF THE 2016 2ND INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT), 2016, : 433 - 438
  • [3] Watermarking for intellectual property protection
    Fan, YC
    Tsao, HW
    [J]. ELECTRONICS LETTERS, 2003, 39 (18) : 1316 - 1318
  • [4] Low level watermarking of VLSI designs for intellectual property protection
    Irby, DL
    Newbould, RD
    Carothers, JD
    Rodriguez, JJ
    Holman, WT
    [J]. 13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 136 - 140
  • [5] Quadruple phase watermarking during high level synthesis for securing reusable hardware intellectual property cores
    Rathor, Mahendra
    Anshul, Aditya
    Bharath, K.
    Chaurasia, Rahul
    Sengupta, Anirban
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2023, 105
  • [6] IPP@HDL: Efficient intellectual property protection scheme for IP cores
    Castillo, Encarnacion
    Meyer-Baese, Uwe
    Garcia, Antonio
    Parrilla, Luis
    Lloris, Antonio
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (05) : 578 - 591
  • [7] Watermarking techniques for intellectual property protection
    Kahng, AB
    Lach, J
    Mangione-Smith, WH
    Mantik, S
    Markov, IL
    Potkonjak, M
    Tucker, P
    Wang, H
    Wolfe, G
    [J]. 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 776 - 781
  • [8] Digital watermarking: Intellectual property protection for the Internet?
    Hawkins, DT
    [J]. ONLINE, 1998, 22 (04): : 91 - 93
  • [9] Intellectual property protection systems and digital watermarking
    Lacy, J
    Quackenbush, SR
    Reibman, A
    Snyder, JH
    [J]. INFORMATION HIDING, 1998, 1525 : 158 - 168
  • [10] Intellectual property protection systems and digital watermarking
    Lacy, J
    Quackenbush, SR
    Reibman, AR
    Snyder, JH
    [J]. OPTICS EXPRESS, 1998, 3 (12): : 478 - 484