Effect of Si cap layer on parasitic channel operation in Si/SiGe metal-oxide-semiconductor structures

被引:18
|
作者
Sareen, A [1 ]
Wang, Y [1 ]
Södervall, U [1 ]
Lundgren, P [1 ]
Bengtsson, S [1 ]
机构
[1] Chalmers Univ Technol, Dept Microelect, Solid State Elect Lab, SE-41296 Gothenburg, Sweden
关键词
D O I
10.1063/1.1542916
中图分类号
O59 [应用物理学];
学科分类号
摘要
We investigate the effects of silicon cap layer thinning on channel carrier confinement in silicon/strained silicon-germanium (Si/SiGe) metal-oxide-semiconductor (MOS) structures. The silicon cap thickness is shown to have a critical influence on the induced parasitic channel in the silicon cap, which lowers the transconductance value of the buried SiGe channel in hole carrier channel p metal-oxide-semiconductor field-effect transistor devices. This can have serious consequences on future implementation of SiGe ultrashort channel devices where gate induced parasitic channel and short channel effects can be pronounced. An exact methodology is devised for consumption of silicon cap layer using a modified Radio Corporation of America surface standard clean self-terminating chemical oxide and rapid thermal oxide growth. This provides (i) precise control over the silicon cap and thermal oxide thickness and (ii) a limit on the amount of thermal budget induced strain relaxation in the buried SiGe layer. The threshold voltages for inversion of carriers at the SiO2/Si and the Si/SiGe interfaces are extracted as functions of Si cap thickness. A transition from dual to single channel operation in MOS devices at room temperature on thinning the silicon cap layer is observed with capacitance-voltage measurements. Cross-section transmission electron microscopy and secondary ion mass spectroscopy techniques are used to calibrate and support the developed methodology for Si cap layer etch control and the effect of Ge species at the oxide-heterostructure interface. There is a high fixed charge density, which indicates Ge pileup at the SiO2/SiGe interface. Our analysis suggests that about 1 nm of silicon cap retention is necessary to minimize the gate induced parasitic channel and to decouple the oxide interface trap influence on the channel carriers in the SiGe. (C) 2003 American Institute of Physics.
引用
收藏
页码:3545 / 3552
页数:8
相关论文
共 50 条
  • [41] GROWTH AND PROCESSING OF RELAXED-SI1-XGEX STRAINED-SI STRUCTURES FOR METAL-OXIDE-SEMICONDUCTOR APPLICATIONS
    WELSER, J
    HOYT, JL
    GIBBONS, JF
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1994, 33 (4B): : 2419 - 2422
  • [42] An asymmetric Si/Si1-xGex channel vertical p-type metal-oxide-semiconductor field-effect transistor
    Chen, XD
    Ouyang, Q
    Jayanarayanan, SK
    Prins, FE
    Banerjee, S
    SOLID-STATE ELECTRONICS, 2001, 45 (02) : 281 - 285
  • [43] Electron-drag effect in Si metal-oxide-semiconductor devices with thin oxide layers
    Laikhtman, B
    Solomon, PM
    PHYSICAL REVIEW B, 2005, 72 (12):
  • [44] Threshold voltage model of SiGe channel pMOSFET without Si cap layer
    Zou, X.
    Li, C. X.
    Xu, J. P.
    Lai, P. T.
    Chen, W. B.
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 123 - 126
  • [45] Diffusion In Nano-Scale Metal-Oxide/Si And Oxide/SiGe/Si Structures
    Goncharova, Lyudmila V.
    Yundt, Nathan
    Barbagiovanni, Eric G.
    TRANSPORT AND OPTICAL PROPERTIES OF NANOMATERIALS, 2009, 1147 : 108 - +
  • [46] Role of Si1-xGex buffer layer on mobility enhancement in a strained-Si n-channel metal-oxide-semiconductor field-effect transistor
    Sugii, N
    Nakagawa, K
    Yamaguchi, S
    Miyao, M
    APPLIED PHYSICS LETTERS, 1999, 75 (19) : 2948 - 2950
  • [47] MANY-BODY EFFECTS IN THE SI METAL-OXIDE-SEMICONDUCTOR INVERSION LAYER - SUBBAND STRUCTURE
    NAKAMURA, K
    EZAWA, H
    WATANABE, K
    PHYSICAL REVIEW B, 1980, 22 (04): : 1892 - 1904
  • [48] LATERAL N-I-P-I SUPERLATTICES IN SI METAL-OXIDE-SEMICONDUCTOR STRUCTURES
    HUBER, A
    LORENZ, H
    KOTTHAUS, JP
    BAKKER, S
    KLAPWIJK, TM
    PHYSICAL REVIEW B, 1995, 51 (08): : 5028 - 5032
  • [49] EXPERIMENTAL-STUDY OF INTERFACIAL NA+ IMPURITIES IN SI METAL-OXIDE-SEMICONDUCTOR STRUCTURES
    CZAPUTA, R
    GLASER, E
    MCCOMBE, BD
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1985, 3 (04): : 1074 - 1075
  • [50] The effect of additional oxidation on the memory characteristics of metal-oxide-semiconductor capacitors with Si nanocrystals
    Garrido, B
    Cheylan, S
    González-Varona, O
    Pérez-Rodríguez, A
    Morante, JR
    APPLIED PHYSICS LETTERS, 2003, 82 (26) : 4818 - 4820