Parallel and Pipelined VLSI Implementation of the New Radix-2 DIT FFT Algorithm

被引:4
|
作者
Keerthan, Harsha [1 ]
Qadeer, Shaik [2 ]
Azeemuddin, Syed [1 ]
Khan, Zafar [1 ]
机构
[1] IIIT Hyderabad, Hyderabad, India
[2] MJCET, Hyderabad, India
来源
2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018) | 2018年
关键词
COMPLEX;
D O I
10.1109/iSES.2018.00015
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper we discuss the VLSI implementation of the new radix-2 Decimation In Time (DIT) Fast Fourier Transform (FFT) algorithm with reduced arithmetic complexity which is based on scaling the twiddle factor. Some signal processing require high performance FFT processors and to meet these performance requirements, the processor needs to be pipelined and parallelized. An optimized ASIC design is derived from this new radix-2 algorithm with fewer multipliers and adopted a complete parallel and pipelined architecture for hardware implementation of a 64 point FFT. The implementation results show that the proposed architecture significantly reduces the hardware area by 13.74 percent and power consumption by 16 percent when compared to the standard FFT architecture. Simulation of design units is done in Xilinx ISE WebPack 13.1 and synthesized using Cadence Encounter RTL Compiler.
引用
收藏
页码:21 / 26
页数:6
相关论文
共 50 条
  • [1] IMPLEMENTATION OF PIPELINED RADIX-2 FFT USING SDC AND SDF ARCHITECTURE
    Hiremath, Deepika
    Rajeshwari, B.
    PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 1660 - 1663
  • [2] A Radix-2 DIT FFT with Reduced Arithmetic Complexity
    Qadeer, Shaik
    Khan, Mohammed Zafar Ali
    Sattar, Syed Abdul
    Ahmed
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2014, : 1892 - 1896
  • [3] Parallel Pipelined FFT Architecture for Real Valued Signals using Radix-2
    Mali, Shivaraja kumar
    Lakkannavar, Manjunath C.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1277 - 1281
  • [4] A Flexible-Channel MDF Architecture for Pipelined Radix-2 FFT
    Zhou, Xiao
    Chen, Xuerong
    He, Yi
    Mou, Xingang
    IEEE ACCESS, 2023, 11 : 38023 - 38033
  • [5] Low power pipelined radix-2 FFT processor for speech recognition
    Wu, Gin-Der
    Lei, Ying
    PROCEEDINGS OF THE 2006 IEEE/SMC INTERNATIONAL CONFERENCE ON SYSTEM OF SYSTEMS ENGINEERING, 2006, : 280 - +
  • [6] A New VLSI Architecture of Parallel Multiplier-Accumulator Based on Radix-2 Modified Booth Algorithm
    Seo, Young-Ho
    Kim, Dong-Wook
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (02) : 201 - 208
  • [7] Twiddle Factor Complexity Analysis of Radix-2 FFT Algorithms for Pipelined Architectures
    Qureshi, Fahad
    Takala, Jarmo
    2017 FIFTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS, AND COMPUTERS, 2017, : 1034 - 1037
  • [8] Efficient VLSI implementation of radix-8 FFT algorithm
    Royal Inst of Technology, Stockholm, Sweden
    IEEE Pac RIM Conf Commun Comput Signal Process Proc, (468-471):
  • [9] Phase congruency implementation in ImageJ using Radix-2 FFT
    Jacanamejoy, Carlos A.
    Forero, Manuel G.
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XLIV, 2021, 11842
  • [10] DESIGN AND IMPLEMENTATION OF PIPELINED RADIX-2 SDF-SDC FFT USING MODIFIED CARRY SELECT ADDER
    Jayakumar, D.
    Logashanmugam, E.
    IIOAB JOURNAL, 2016, 7 : 137 - 143