Parallel and Flexible 5G LDPC Decoder Architecture Targeting FPGA

被引:24
|
作者
Nadal, Jeremy [1 ]
Baghdadi, Amer [2 ]
机构
[1] Polytech Montreal, Dept Elect Engn, Montreal, PQ H3T 1J4, Canada
[2] IMT Atlantique, Lab STICC UMR CNRS 6285, F-29238 Brest, France
关键词
5G mobile communication; Decoding; Parity check codes; Hardware; Quantization (signal); Parallel processing; Field programmable gate arrays; Field programmable gate array (FPGA); fifth generation (5G); low-density parity-check (LDPC); parallelism; throughput; PARITY CHECK CODES; NETWORK; DESIGN;
D O I
10.1109/TVLSI.2021.3072866
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The quasi-cyclic (QC) low-density parity-check (LDPC) code is a key error correction code for the fifth generation (5G) of cellular network technology. Designed to support several frame sizes and code rates, the 5G LDPC code structure allows high parallelism to deliver the high demanding data rate of 10 Gb/s. This impressive performance introduces challenging constraints on the hardware design. Particularly, allowing such high flexibility can introduce processing rate penalties on some configurations. In this context, a novel highly parallel and flexible hardware architecture for the 5G LDPC decoder is proposed, targeting field-programmable gate array (FPGA) devices. The architecture supports frame parallelism to maximize the utilization of the processing units, significantly improving the processing rate. The controller unit was carefully designed to support all 5G configurations and to avoid update conflicts. Furthermore, an efficient data scheduling is proposed to increase the processing rate. Compared to the recent related state of the art, the proposed FPGA prototype achieves a higher processing rate per hardware resource for most configurations.
引用
收藏
页码:1141 / 1151
页数:11
相关论文
共 50 条
  • [21] A High-Throughput LDPC Decoder Based on GPUs for 5G New Radio
    Li, Rongchun
    Zhou, Xin
    Pan, Hengyue
    Su, Huayou
    Dou, Yong
    2020 IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS (ISCC), 2020, : 364 - 370
  • [22] A Flexible IAB Architecture for Beyond 5G Network
    Ranjan S.
    Jha P.
    Karandikar A.
    Chaporkar P.
    IEEE Communications Standards Magazine, 2023, 7 (03): : 64 - 71
  • [23] Superfluidity: a flexible functional architecture for 5G networks
    Bianchi, Giuseppe
    Biton, Erez
    Blefari-Melazzi, Nicola
    Borges, Isabel
    Chiaraviglio, Luca
    de la Cruz Ramos, Pedro
    Eardley, Philip
    Fontes, Francisco
    McGrath, Michael J.
    Natarianni, Lionel
    Niculescu, Dragos
    Parada, Carlos
    Popovici, Matei
    Riccobene, Vincenzo
    Salsano, Stefano
    Sayadi, Bessem
    Thomson, John
    Tselios, Christos
    Tsolis, George
    TRANSACTIONS ON EMERGING TELECOMMUNICATIONS TECHNOLOGIES, 2016, 27 (09): : 1178 - 1186
  • [24] TLP-LDPC: Three-Level Parallel FPGA Architecture for Fast Prototyping of LDPC Decoder Using High-Level Synthesis
    Zhang, Yi-Fan
    Sun, Lei
    Cao, Qiang
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2022, 37 (06) : 1290 - 1306
  • [25] TLP-LDPC: Three-Level Parallel FPGA Architecture for Fast Prototyping of LDPC Decoder Using High-Level Synthesis
    Yi-Fan Zhang
    Lei Sun
    Qiang Cao
    Journal of Computer Science and Technology, 2022, 37 (6) : 1290 - 1306
  • [26] Flexible LDPC decoder architecture for (3-6) regular codes
    Sadek, Ahmed M.
    Hussein, Aziza I.
    2015 32ND NATIONAL RADIO SCIENCE CONFERENCE (NRSC), 2015, : 100 - 107
  • [27] Scheduling algorithm for partially parallel architecture of LDPC decoder by matrix permutation
    Park, IC
    Kang, SH
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5778 - 5781
  • [28] A Flexible LDPC Decoder Architecture Supporting TPMP and TDMP Decoding Algorithms
    Huang, Shuangqu
    Zeng, Xiaoyang
    Chen, Yun
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2012, E95D (02): : 403 - 412
  • [29] Efficient Layered Parallel Architecture and Application for Large Matrix LDPC Decoder
    Wang, Jimin
    Yang, Jiarui
    Zhang, Guojie
    Zeng, Xiaoyang
    Chen, Yun
    ELECTRONICS, 2023, 12 (18)
  • [30] Cost-effective Resilient FPGA-based LDPC Decoder Architecture
    de Souza, Eduardo N.
    Nazar, Gabriel L.
    2019 IEEE 25TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2019), 2019, : 84 - 89