Bat Algorithm Based Low Power Mapping Methods for 3D Network-on-Chips

被引:8
|
作者
Li, Jiazheng [1 ,2 ]
Song, Guozhi [1 ]
Ma, Yue [1 ]
Wang, Cheng [3 ]
Zhu, Baohui [1 ]
Chai, Yan [1 ]
Rong, Jieqi [1 ]
机构
[1] Tianjin Polytech Univ, Sch Comp Sci & Software Engn, Tianjin 300387, Peoples R China
[2] Univ Illinois, Sch Informat Sci, Champaign, IL 61820 USA
[3] Yunnan Univ, Sch Informat Sci, Kunming 650500, Yunnan, Peoples R China
来源
关键词
Network-on-Chip; Mapping algorithm; Low power; Bat Algorithm; Parallel computing; AWARE;
D O I
10.1007/978-981-10-6893-5_21
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Mapping a task graph as a distribution of Intellectual Property (IP) cores onto a Network-on-Chip (NoC) is a NP-hard problem that significantly affects the performance metrics of the whole system including power, delay, load balance and heat. Intelligence optimization algorithms are widely used to solve mapping problems. Bat Algorithm (BA), a novel metaheuristic algorithm mimicking hunting behaviors of bats, which has never been applied in NoCs, is used in low power mapping methods for 3D NoCs in this paper for the first time. The BA based mapping algorithm shows better performance than other mainstream mapping algorithms in terms of the optimization efficiency and power consumption. However, the concept of the basic BA has obvious disadvantages. To improve the basic BA, we propose a Group-Searching Bat Algorithm (GSBA) that can better utilize individual bats. This improved mapping algorithm performs much better than the traditional BA, especially when the scale of the application graph is large.
引用
收藏
页码:277 / 295
页数:19
相关论文
共 50 条
  • [31] Energy-Aware Application-Specific Topology Generation for 3D Network-on-Chips
    Barzinmehr, Arash
    Tosun, Suleyman
    2017 20TH IEEE INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUIT & SYSTEMS (DDECS), 2017, : 84 - 87
  • [32] Intelligent learning-based routing algorithm for optical network-on-chips
    Huang, Zhouping
    Xu, Fang
    Xie, Yiyuan
    Su, Ye
    Chen, Zhuang
    Jiang, Xiao
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2025, 17 (04) : 285 - 293
  • [33] EDXY - A low cost congestion-aware routing algorithm for network-on-chips
    Lotfi-Kamran, P.
    Rahmani, A. M.
    Daneshtalab, M.
    Afzali-Kusha, A.
    Navabi, Z.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (07) : 256 - 264
  • [34] Network-on-chips on 3-D ICs: Past, present, and future
    Kumar, M. Pawan
    Murali, Srinivasan
    Veezhinathan, Kamakoti
    IETE TECHNICAL REVIEW, 2012, 29 (04) : 318 - 335
  • [35] 3D NoC Low-Power Mapping Optimization Based on Improved Genetic Algorithm
    Gan, Yu
    Guo, Hong
    Zhou, Ziheng
    MICROMACHINES, 2021, 12 (10)
  • [36] Low Power Mapping Based on Improved Simulated Annealing Genetic Algorithm for 3D NoC
    He H.
    Fang F.
    Wang W.
    Chen T.
    Guo J.
    Ren F.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2019, 31 (04): : 681 - 688
  • [37] Research Challenges on 2-D and 3-D Network-on-Chips
    Matsutani, Hiroki
    2013 FIRST INTERNATIONAL SYMPOSIUM ON COMPUTING AND NETWORKING (CANDAR), 2013, : 24 - 25
  • [38] Topology generation and floorplanning for low power application-specific Network-on-Chips
    Lee, Wan-Yu
    Jiang, Iris Hui-Ru
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 283 - +
  • [39] An Inductive-Coupling Link for 3-D Network-on-Chips
    Kadomoto, Junichiro
    Amano, Hideharu
    Kuroda, Tadahiro
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 150 - 151
  • [40] Designs of 3D Mesh and Torus Optical Network-on-Chips:Topology,Optical Router and Routing Module
    Lei Guo
    Weigang Hou
    Pengxing Guo
    中国通信, 2017, 14 (05) : 17 - 29