Efficient butterfly inspired optimization algorithm for analog circuits design

被引:12
|
作者
Lberni, Abdelaziz [1 ]
Marktani, Malika Alami [2 ]
Ahaitouf, Abdelaziz [3 ]
Ahaitouf, Ali [1 ]
机构
[1] Sidi Mohamed Ben Abdellah Univ, Fac Sci & Technol, SIGER Lab, POB 2202, Fes, Morocco
[2] Sidi Mohamed Ben Abdellah Univ, Natl Sch Appl Sci, SIGER Lab, POB 72, Fes, Morocco
[3] Sidi Mohamed Ben Abdellah Univ, Polydisciplinary Fac Taza, SI Lab, POB 1223, Taza Gare, Morocco
关键词
Automated circuit design; Multi-objective optimization; Weighted min-max method; Two stage amplifier; Current conveyor; MULTIOBJECTIVE OPTIMIZATION;
D O I
10.1016/j.mejo.2021.105078
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper for the first time a butterfly inspired optimization algorithm, both in single-and multi-objective version is adapted for analog circuit design. As design examples a two-stage amplifier and a current conveyor are respectively used as a voltage and current mode circuits. For the amplifier, the effects of pole-zero compensation on the stabilization performance is first investigated and then, the proposed approach is used for its optimal sizing. Higher dc gain, larger bandwidth and phase margin are then ensured by this way. For the current conveyor, the effect of channel length and bias current on its main performances is considered. The proposed optimization algorithm allows for a high cut-off frequency and small occupation area. Compared to what previously published, the proposed approach provides better figures of merit for both circuits and can be helpful for the optimal sizing of integrated analog circuits, to meet the challenge of automated design in Very-Large-Scale Integration microelectronic domain.
引用
收藏
页数:15
相关论文
共 50 条
  • [21] Efficient Bayesian Yield Optimization Approach for Analog and SRAM Circuits
    Wang, Mengshuo
    Yang, Fan
    Yan, Changhao
    Zeng, Xuan
    Hu, Xiangdong
    [J]. PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
  • [22] Optimization of CMOS Analog Circuits Using Sine Cosine Algorithm
    Majeed, M. A. Mushahhid
    Rao, Patri Srihari
    [J]. 2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [23] A new optimization algorithm for the design of integrated circuits
    Olensek, Jernej
    Burmen, Arpad
    Puhan, Janez
    Tuma, Tadej
    [J]. EUROCON 2007: THE INTERNATIONAL CONFERENCE ON COMPUTER AS A TOOL, VOLS 1-6, 2007, : 186 - 192
  • [24] Efficient Global Optimization of Analog Circuits Using Predictive Response Surface Models on Discretized Design Space
    Lee, Jiho
    Kim, Jaeha
    [J]. IEEE DESIGN & TEST, 2016, 33 (05) : 16 - 27
  • [25] Optimization Algorithm of Evolutionary Design of Circuits Based on Genetic Algorithm
    Song, Xuejun
    Cui, Yanli
    Li, Aiting
    [J]. 2012 FIFTH INTERNATIONAL SYMPOSIUM ON COMPUTATIONAL INTELLIGENCE AND DESIGN (ISCID 2012), VOL 1, 2012, : 336 - 339
  • [26] A MACROMODELING ALGORITHM FOR ANALOG CIRCUITS
    CASINOVI, G
    SANGIOVANNIVINCENTELLI, A
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (02) : 150 - 160
  • [27] An efficient, interactive optimization solution for analog and RF design
    Spoto, J
    [J]. MICROWAVE JOURNAL, 2006, 49 (03) : 110 - +
  • [28] THE EFFICIENT CIRCUIT-DESIGN SYSTEM FOR ANALOG INTEGRATED-CIRCUITS
    SUGIMOTO, Y
    MIYAKAWA, T
    ITOH, E
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1982, 28 (03) : 463 - 474
  • [29] Ant Colony Optimization Algorithm for Design of Analog Filters
    Wang, Wen-guan
    Ling, Ying-biao
    Zhang, Jun
    Wang, Yuping
    [J]. 2012 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2012,
  • [30] Structure of quasi-optimal time algorithm for analog circuits design
    A. M. Zemliak
    [J]. Radioelectronics and Communications Systems, 2012, 55 (11) : 506 - 513