A High-Efficiency Reconfigurable Cryptographic Processor

被引:0
|
作者
Wang, Shoucheng [1 ]
Xu, Jinhui [1 ]
Yan, Yingjian [1 ]
Li, Gongli [2 ]
机构
[1] Inst Informat Sci & Technol, Dept Microelect, Zhengzhou, Peoples R China
[2] Henan Normal Univ, Coll Comp & Informat Engn, Xinxiang, Peoples R China
关键词
cryptographic algorithm; processor; reconfigure technology; parallelism; throughput;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With the significant attention to information security, mobile terminals such as smartphone always be demand for integrating cryptographic processor. In this paper, a high-efficiency reconfigurable cryptographic processor is presented. Integrating small amounts of computing units designed by reconfigurable technology and developing instruction level parallelism of different operations in a block and among multiple blocks, the proposed architecture can improve the performance of cryptographic algorithm under the condition of limited resources. The processor was simulated and synthesized in 65nm CMOS process. Experimental results show that the processor is small area and high throughput, and outperforms the state-of-the-art processors in area efficiency.
引用
收藏
页码:200 / 204
页数:5
相关论文
共 50 条
  • [1] A high-efficiency reconfigurable digital signal processor for multimedia computing
    Chen, LH
    Chen, OTC
    Ma, RL
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 768 - 771
  • [2] Cryptoraptor: High Throughput Reconfigurable Cryptographic Processor
    Sayilar, Gokhan
    Chiou, Derek
    [J]. 2014 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2014, : 154 - 161
  • [3] A High-Performance Unified-Field Reconfigurable Cryptographic Processor
    Chen, Jun-Hong
    Shieh, Ming-Der
    Lin, Wen-Ching
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (08) : 1145 - 1158
  • [4] High performance and area efficiency design of global register file for coarse-grained reconfigurable cryptographic processor
    Ge Wei
    Yang Jinjiang
    Yang Jun
    [J]. IEICE ELECTRONICS EXPRESS, 2016, 13 (15):
  • [5] A reconfigurable digital signal processor architecture for high-efficiency MPEG-4 video encoding
    Chen, LH
    Liu, WL
    Chen, OTC
    Ma, RL
    [J]. IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I AND II, PROCEEDINGS, 2002, : A165 - A168
  • [6] A reconfigurable processor for the cryptographic nT pairing in characteristic
    Ronan, Robert
    hEigeartaigh, Colm O.
    Murphy, Colin
    Kerins, Tim
    Barretto, Paulo S. L. M.
    [J]. INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 11 - +
  • [7] A high Power Efficiency Reconfigurable Processor for Multimedia Processing
    Dai, Peng
    Wang, Xin'an
    Zhang, Xing
    Zhao, Qiuqi
    Zhou, Yan
    Sun, Yachun
    [J]. 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 67 - +
  • [8] A Reconfigurable Block Cryptographic Processor Based on VLIW Architecture
    LI Wei
    ZENG Xiaoyang
    NAN Longmei
    CHEN Tao
    DAI Zibin
    [J]. 中国通信, 2016, 13 (01) : 91 - 99
  • [9] A Reconfigurable Block Cryptographic Processor Based on VLIW Architecture
    LI Wei
    ZENG Xiaoyang
    NAN Longmei
    CHEN Tao
    DAI Zibin
    [J]. China Communications, 2016, (01) : 91 - 99
  • [10] A Reconfigurable Block Cryptographic Processor Based on VLIW Architecture
    Li Wei
    Zeng Xiaoyang
    Nan Longmei
    Chen Tao
    Dai Zibin
    [J]. CHINA COMMUNICATIONS, 2016, 13 (01) : 91 - 99