Threshold Switching Enabled Sub-pW-Leakage, Hysteresis-Free Circuits

被引:1
|
作者
Cheng, Bojun [1 ]
Emboras, Alexandros [2 ]
Passerini, Elias [1 ]
Lewerenz, Mila [1 ]
Koch, Ueli [1 ]
Wu, Lianbo [2 ]
Liao, Jiawei [2 ]
Ducry, Fabian [2 ]
Aeschlimann, Jan [2 ]
Jang, Taekwang [2 ]
Luisier, Mathieu [2 ]
Leuthold, Juerg [1 ]
机构
[1] Swiss Fed Inst Technol, Inst Electromagnet Fields IEF, CH-8092 Zurich, Switzerland
[2] Swiss Fed Inst Technol, Integrated Syst Lab IIS, CH-8092 Zurich, Switzerland
关键词
Inverters; Switches; Memristors; Hysteresis; Current measurement; Voltage measurement; Threshold voltage; Digital circuits; FETs; hybrid FET; leakage currents; memristor; near-threshold computing; steep slope transistor; MODEL;
D O I
10.1109/TED.2021.3075393
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, we present ultralow leakage logic circuits by combining 3-D memristors with CMOS transistors. Significant leakage current reductions of up to 99% are found by experiments and simulation for a memristive hybrid-inverter if compared with a conventional inverter. Likewise, circuit simulations of memristive hybrid ring oscillators, NAND, or full adders show more than 100% gain in energy efficiency per cycle over state-of-the-art circuits. Importantly, the memristive circuits offer hysteresis-free operation. The hysteresis-free operation is due to properly engineered properties-such as the threshold voltage-of the memristors to match the circuit, as well as the self-adaptive filament diameter of our memristor during operation. Lastly, the memristors feature a 10(8) ON- OFF ratio, enabling both high speed and low leakage (similar to 10 fA) when integrated with a transistor. They also come with a well-controlled filament formation on a similar to 10-nm footprint, making them ideal to integrate with modern CMOS technology transistors.
引用
收藏
页码:3112 / 3118
页数:7
相关论文
共 36 条
  • [31] Design of Synchronous Sequential Circuits with Low Standby Sub-threshold Leakage-Power Using Back gate bias and Testability Logic
    Verma, Shivam
    Pandey, Reetu Raj
    2012 1ST INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2012,
  • [32] Atomic-Level Analysis of Sub-5-nm-Thick Hf0.5Zr0.5O2 and Characterization of Nearly Hysteresis-Free Ferroelectric FinFET
    Tsai, Meng-Ju
    Chen, Pin-Jui
    Hsu, Chieng-Chung
    Ruan, Dun-Bao
    Hou, Fu-Ju
    Peng, Po-Yang
    Wu, Yung-Chun
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (08) : 1233 - 1236
  • [33] A dual function metal oxide interlayer as an oxygen-defect inhibitor and a gate-leakage suppressor for a hysteresis-free, solution-processed top-gated IGZO TFT
    Kumaran, Saravanan
    Karsten, Bernice
    Zharnikov, Michael
    Tai, Yian
    JOURNAL OF MATERIALS CHEMISTRY C, 2024, 12 (22) : 8030 - 8041
  • [34] 5 nm Ultrathin Crystalline Ferroelectric P(VDF-TrFE)-Brush Tuned for Hysteresis-Free Sub 60 mV dec-1 Negative-Capacitance Transistors
    Cho, Hyunmin
    Jin, Hye-Jin
    Lee, Sol
    Jeon, Seungbae
    Cho, Yongjae
    Park, Sam
    Jang, Myeongjin
    Widiapradja, Livia Janice
    Ryu, Du Yeol
    Park, Ji Hoon
    Kim, Kwanpyo
    Im, Seongil
    ADVANCED MATERIALS, 2023, 35 (22)
  • [35] Hysteresis-free and μs-switching of D/E-modes Ga2O3 hetero-junction FETs with the BV2/Ron,sp of 0.74/0.28 GW/cm2
    Wang, Chenlu
    Zhou, Hong
    Zhang, Jincheng
    Mu, Wenxiang
    Wei, Jie
    Jia, Zhitai
    Zheng, Xuefeng
    Luo, Xiaorong
    Tao, Xutang
    Hao, Yue
    APPLIED PHYSICS LETTERS, 2022, 120 (11)
  • [36] Bi-directional Sub-60mV/dec, Hysteresis-Free, Reducing Onset Voltage and High Speed Response of Ferroelectric-AntiFerroelectric Hf0.25Zr0.75O2 Negative Capacitance FETs
    Lee, M. H.
    Chen, K. -T.
    Liao, C. -Y.
    Siang, G. -Y.
    Lo, C.
    Chen, H. -Y.
    Tseng, Y. -J.
    Chueh, C. -Y.
    Chang, C.
    Lin, Y. -Y.
    Yang, Y. -J.
    Hsieh, F. -C.
    Chang, S. T.
    Liao, M. -H.
    Li, K. -S.
    Liu, C. W.
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,