An Effective BIST Architecture for Power-Gating Mechanisms in Low-Power SRAMs

被引:0
|
作者
Bosio, Alberto [1 ]
Dilillo, Luigi [1 ]
Girard, Patrick [1 ]
Virazel, Arnaud [1 ]
Zordan, Leonardo B. [2 ]
机构
[1] LIRMM, Montpellier, France
[2] Intel Mobile Commun, Sophia Antipolis, France
关键词
SRAM; memory test; BIST; low-power design; defect based test; test quality;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In low-power SRAMs, power-gating mechanisms are commonly used to reduce static power consumption. When the SRAM is not accessed for a long period, such mechanisms allow shutting-off one or more memory blocks (core-cell array, address decoder, I/O logic, etc), thus reducing leakage currents. In order to guarantee static power reduction in low-power SRAMs, reliable operation of power gating mechanisms must be ensured by adequate test techniques. In this paper, we present an efficient Built-In-Self -Test architecture targeting defects affecting power gating circuitry in low-power SRAMs. Experimental results show that the proposed solution improves the defect coverage and thus, it significantly increases the overall test quality compared to the state-of-the-art.
引用
收藏
页码:185 / 191
页数:7
相关论文
共 50 条
  • [31] Embedding test patterns into low-power BIST sequences
    Voyiatzis, Ioannis
    13TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM PROCEEDINGS, 2007, : 197 - +
  • [32] ON EMBEDDING TEST PATTERNS INTO LOW-POWER BIST SEQUENCES
    Voyiatzis, Ioannis
    JOURNAL OF COMPUTER INFORMATION SYSTEMS, 2008, 49 (02) : 58 - 64
  • [33] Bit-swapping LFSR for low-power BIST
    Abu-Issa, A. S.
    Quigley, S. F.
    ELECTRONICS LETTERS, 2008, 44 (06) : 401 - 403
  • [34] A low-power oscillation based LNA BIST scheme
    da Silva, J. Machado
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 268 - 272
  • [35] Fine-Grained Power-Gating Scheme of a Nonvolatile Logic-in-Memory Circuit for Low-Power Motion-Vector Extraction
    Sihotang, Magdalena
    Matsunaga, Shoun
    Hanyu, Takahiro
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 485 - 488
  • [36] Power Estimation of Embedded SRAMs using BIST Algorithms
    Zhao, Yang
    Chen, Lan
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [37] Test Solution for Data Retention Faults in Low-Power SRAMs
    Zordan, L. B.
    Bosio, A.
    Dilillo, L.
    Girard, P.
    Todri, A.
    Virazel, A.
    Badereddine, N.
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 442 - 447
  • [38] WELL TAPPING METHODOLOGIES IN POWER-GATING DESIGN
    Shi, Kaijian
    Tester, David
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 128 - 131
  • [39] Low-Power SRAMs Power Mode Control Logic: Failure Analysis and Test Solutions
    Zordan, L. B.
    Bosio, A.
    Dilillo, L.
    Girard, P.
    Todri, A.
    Virazel, A.
    Badereddine, N.
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,
  • [40] Power-Gating Models for Rapid Design Exploration
    Peterson, Dustin
    Bringmann, Oliver
    2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,