IIP3 optimization through body biasing in Low Noise Amplifiers

被引:0
|
作者
Aya, Mabrouki
Thierry, Taris
Yann, Deval
Jean-Baptiste, Begueret
机构
关键词
Low noise amplifier (LNA); Third order intercepts point (IIP3); Third order inter-modulation point (IM3); Noise figure (NF);
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper studies the effect of bulk control on the input third order intercept point (IIP3) of a CMOS Low Noise Amplifier (LNA) at RF frequencies. The circuit reveals an optimum bulk biasing at which a maximum IIP3 is achieved under low power consumption. The cascode LNA, here reported, operates at 2.4 GHz and is implemented in a 0.13 mu m CMOS process. Supplied under 1.1V, it achieves nominal 13.86 dB gain and 3.23 dB noise figure (NF) for a 3mA current consumption. Tuning the bulk to source voltage to -0.55 V the IIP3 exhibits a maximum 6.63 dBm for a 1.1 mW overall power consumption. Whereas the gain and NF reach 8.2 dB and 4.8 dB respectively.
引用
收藏
页码:13 / 16
页数:4
相关论文
共 50 条
  • [31] Design of CMOS based Low Noise Amplifier at 60 GHz and it's Gain Variability through Body Biasing
    Ninan, Becky Mary
    Balamurugan, Karthigha
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2017,
  • [32] A 24-41.5 GHz VGA With Low Phase Variation and Enhanced IIP3 for 5G Applications
    Omran, Mohamed A.
    Mobarak, Mohamed
    Abdalla, Mohamed A. Y.
    [J]. 2022 24TH INTERNATIONAL MICROWAVE AND RADAR CONFERENCE (MIKON), 2022,
  • [33] A novel noise optimization design technique for radio frequency low noise amplifiers
    Jung, B
    Gopinath, A
    Harjani, R
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 209 - 212
  • [34] On the Noise Optimization of CMOS Common-Source Low-Noise Amplifiers
    Deng, Zhiming
    Niknejad, Ali M.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (04) : 654 - 667
  • [35] Switched-capacitor body-biasing technique for very low voltage CMOS amplifiers
    Monsurrò, P
    Pennisi, S
    Scotti, G
    Trifiletti, A
    [J]. PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 1, 2005, : 257 - 260
  • [36] A 2 GHz 20 dBm IIP3 Low-Power CMOS LNA with Modified DS Linearization Technique
    Rastegar, Habib
    Lim, Jae-Hwan
    Ryu, Jee-Youl
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (04) : 443 - 450
  • [37] Cascode Amplifiers with Low-Gain Variability Using Body-Biasing Temperature and Supply Compensation
    Pereira, Nuno
    Oliveira, Luis B.
    Goes, Joao
    Oliveira, Joao
    [J]. MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 209 - 212
  • [38] Port-match optimization of microwave low-noise amplifiers
    Eccleston, KW
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2000, 27 (05) : 321 - 323
  • [39] On the optimization and design of SiGe HBT cascode low-noise amplifiers
    Liang, QQ
    Niu, GF
    Cressler, JD
    Taylor, S
    Harame, DL
    [J]. SOLID-STATE ELECTRONICS, 2005, 49 (03) : 329 - 341
  • [40] Analytical Modeling for EVM in OFDM Transmitters Including the Effects of IIP3, I/Q imbalance, Noise, AM/AM and AM/PM Distortion
    Nassery, Afsaneh
    Ozev, Sule
    Slamani, Mustapha
    [J]. 2013 18TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2013), 2013,