A study of emerging semi-conductor devices for memory applications

被引:0
|
作者
Ruhil, Shaifali [1 ]
Khanna, Vandana [1 ]
Dutta, Umesh [2 ]
Shukla, Neeraj Kumar [3 ]
机构
[1] NorthCap Univ, Dept Elect Elect & Commun Engn, Gurgaon, India
[2] Manav Rachna Int Inst Res & Studies, Dept Elect & Commun Engn, Faridabad, India
[3] King Khalid Univ Abha, Dept Elect Engn, Abha, Saudi Arabia
关键词
CNTFET; FinFET; Leakage Current; MOSFET; SRAM; TCAD; TFET; FINFET SRAM DESIGN; WRITE-ASSIST; LOW-VOLTAGE; LOW-POWER; SUBTHRESHOLD SRAM; LEAKAGE CURRENT; METALLIC CNT; NANOWIRE FET; TUNNEL FETS; HIGH-SPEED;
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, a study of the existing SRAM (Static Random Access Memory) cell topologies using various FET (Field Effect Transistor) low power devices has been done. Various low power based SRAM cells have been reviewed on the basis of different topologies, technology nodes, and techniques implemented. The analysis of MOSFET(Metal Oxide Semiconductor Field Effect Transistor), FinFET( Fin Field Effect Transistor), CNTFET (Carbon Nano Tube Field Effect Transistor), and TFET (Tunnel Field Effect Transistor) based SRAM cells on the basis of parameters such as stability, leakage current, power dissipation, read/write noise margin, access time has been done. HSPICE, TCAD, Synopsys Taurus, and Cadence Virtuoso were some of the software used for simulation. The simulations were done from a few mu ms to 7nm technology nodes by different authors.
引用
收藏
页码:186 / 202
页数:17
相关论文
共 50 条