Granularity aspects for the design of multi-level reconfigurable architectures

被引:1
|
作者
Lange, Sebastian [1 ]
Middendorf, Martin [1 ]
机构
[1] Univ Leipzig, Dept Comp Sci, Parallel Comp & Complex Syst Grp, Augustusplatz 10-11, D-04109 Leipzig, Germany
关键词
D O I
10.1109/FPT.2006.270385
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamically reconfigurable hardware has already been doployed for accelerating computationally demanding applications. Some of these hardware architectures allow run time reconfiguration but this leads usually to a large reconfiguration overhead. The advantage of run time reconfiguration is that it allows new algorithmic solutions for many applications. To study the potential of frequent run time reconfiguration it is interesting to investigate its costs and benefits from an abstract point of view and to develop new architectural concepts. Multi-level reconfigurable architectures are one such concept that introduce several. levels of reconfiguration. This paper deals with new types of multi-level reconfigurable architectures. The corresponding problem of finding the best granularity for different reconfiguration levels is formulated and investigated. Although this problem is shown to be NP-complete, an interesting restricted subcase is solved optimally in polynomial time. For the general case, a good heuristic is proposed that is based on solutions for the restricted case. Results on three example applications show that the reconfiguration cost can be reduced with the new architectures. Based on a proposed measure of relative efficiency it is also shown that the new architectures are more efficient so that they obtain a larger reconfiguration cost reduction with less additional hardware.
引用
收藏
页码:9 / +
页数:2
相关论文
共 50 条
  • [1] Design aspects of multi-level reconfigurable architectures
    Lange, Sebastian
    Middendorf, Martin
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 51 (01): : 23 - 37
  • [2] Design Aspects of Multi-level Reconfigurable Architectures
    Sebastian Lange
    Martin Middendorf
    [J]. Journal of Signal Processing Systems, 2008, 51 : 23 - 37
  • [3] Multi-level reconfigurable architectures in the switch model
    Lange, Sebastian
    Middendorf, Martin
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (2-3) : 103 - 115
  • [4] Knowledge Base for Innovative Design of Shearer based on Multi-level and Multi-granularity
    Ding, Hua
    Li, Xing
    Yang, Kun
    [J]. PROCEEDINGS OF 2019 IEEE 3RD INFORMATION TECHNOLOGY, NETWORKING, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (ITNEC 2019), 2019, : 2638 - 2641
  • [5] Design and optimization of multi-level TAM architectures for hierarchical SOCs
    Iyengar, V
    Chakrabarty, K
    Krasniewski, MD
    Kumar, GN
    [J]. 21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 299 - 304
  • [6] Multi-level granularity in formal concept analysis
    Jianjun Qi
    Ling Wei
    Qing Wan
    [J]. Granular Computing, 2019, 4 : 351 - 362
  • [7] Multi-level granularity in formal concept analysis
    Qi, Jianjun
    Wei, Ling
    Wan, Qing
    [J]. GRANULAR COMPUTING, 2019, 4 (03) : 351 - 362
  • [8] On the design of two-level reconfigurable architectures
    Lange, S
    Middendorf, MT
    [J]. 2005 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG 2005), 2005, : 61 - 68
  • [9] A Multi-Level Granular Classification Model Based on Granularity Refinement
    Liu, Hao
    Wang, Degang
    Li, Hongxing
    [J]. PROCEEDINGS OF THE 33RD CHINESE CONTROL AND DECISION CONFERENCE (CCDC 2021), 2021, : 5846 - 5851
  • [10] MorphCache: A Reconfigurable Adaptive Multi-level Cache Hierarchy
    Srikantaiah, Shekhar
    Kultursay, Emre
    Zhang, Tao
    Kandemir, Mahmut
    Irwin, Mary Jane
    Xie, Yuan
    [J]. 2011 IEEE 17TH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2011, : 231 - 242