Evaluating Design Tradeoffs in On-Chip Power Management for CMPs

被引:0
|
作者
Sharkey, Joseph [1 ]
Buyuktosunoglu, Alper [1 ]
Bose, Pradip [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
Power-aware; Dynamic Voltage Scaling; Fetch Throttling; Chip Multi-Processor;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In light of the recent shift towards multi-core processor designs, dynamic power-management techniques that were designed for single-core microprocessors must be augmented with larger chip-level control. In this paper, we explore the design-tradeoffs associated with CMP power management solutions in a full-system simulation environment. We show that global power management solutions outperform solutions that locally manage power per-core. We then show that global power management is most effective at finer granularities that allow it to adapt to changing workload behavior and thus conclude that on-chip hardware solutions for CMP power management are an important consideration for future CMP microprocessors.
引用
收藏
页码:44 / 49
页数:6
相关论文
共 50 条
  • [31] Thermal management of on-chip caches through power density minimization
    Ku, Ja Chun
    Ozdemir, Serkan
    Memik, Gokhan
    Ismail, Yehea
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (05) : 592 - 604
  • [32] Digital Assisted Current Sensing Scheme for on-chip Power Management
    Narasimman, Neelakantan
    Singh, Ravinder Pal
    2019 IEEE 4TH INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE (IFEEC), 2019,
  • [33] Design and fabrication of Schottky diode, on-chip RF power detector
    Jeon, W
    Firestone, TM
    Rodgers, JC
    Melngailis, J
    SOLID-STATE ELECTRONICS, 2004, 48 (10-11) : 2089 - 2093
  • [34] Design of high power tripler based on on-chip schottky diodes
    Wu Zi-Xian
    Guo Cheng
    Wen Xiao-Zhu
    Song Xu-Bo
    Liang Shi-Xiong
    Gu Guo-Dong
    Zhang Li-Sen
    Lyu Yuan-Jie
    Zhang An-Xue
    Feng Zhi-Hong
    JOURNAL OF INFRARED AND MILLIMETER WAVES, 2021, 40 (05) : 647 - 654
  • [35] Power-driven design of router microarchitectures in on-chip networks
    Wang, H
    Peh, LS
    Malik, S
    36TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, 2003, : 105 - 116
  • [36] Digitally Controlled Pulse Width Modulator for On-Chip Power Management
    Vaisband, Inna
    Azhar, Mahmood
    Friedman, Eby G.
    Koese, Selcuk
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (12) : 2527 - 2534
  • [37] Design of On-chip Power Noise Sensing Circuit and Its Applications
    Hai Au Huynh
    Kim, SoYoung
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 209 - 212
  • [38] Approximate Equivalent Circuits to Understand Tradeoffs in Geometry of On-Chip Inductors
    Leng, Weiyu
    Abidi, Asad A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (03) : 975 - 988
  • [39] Coordinated Power Management of Voltage Islands in CMPs
    Mishra, Asit K.
    Srikantaiah, Shekhar
    Kandemir, Mahmut
    Das, Chita R.
    SIGMETRICS 2010: PROCEEDINGS OF THE 2010 ACM SIGMETRICS INTERNATIONAL CONFERENCE ON MEASUREMENT AND MODELING OF COMPUTER SYSTEMS, 2010, 38 (01): : 359 - 360
  • [40] Hardware-Software Co-Design of an Embedded Power Management Module with Adaptive On-Chip Power Processing Schemes
    Bondade, Rajdeep
    Ma, Dongsheng
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 617 - 620