Optimization of 3D IC stacking chip on molded encapsulation process: a response surface methodology approach

被引:9
|
作者
Ishak, M. H. H. [1 ]
Ismail, Farzad [1 ]
Aziz, M. S. Abdul [2 ]
Abdullah, M. Z. [2 ]
Abas, Aizat [2 ]
机构
[1] Univ Sains Malaysia, Sch Aerosp Engn, Engn Campus, Nibong Tebal 14300, Penang, Malaysia
[2] Univ Sains Malaysia, Sch Mech Engn, Engn Campus, Nibong Tebal 14300, Penang, Malaysia
关键词
Integrated circuit (IC) encapsulation; Fluid structure interaction (FSI); Response surface methodology (RSM); Central composite design (CCD); FLUID-STRUCTURE INTERACTION; FLUID/STRUCTURE INTERACTION; SOLDERING PROCESS; RATIO; PIN;
D O I
10.1007/s00170-019-03525-4
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The stress concentration and deformation of the 3D stacked IC structures can be minimized with an optimal design of the integrated circuit (IC) using a response surface methodology. The geometrical and process parameters (i.e., A = inlet pressure, B = solder bump standoff height, C = chip thickness, and D = aspect ratio) were optimized via a central composite design (CCD) for the molded encapsulation process. The fluid/structure interaction (FSI) aspects were considered in the optimization of the molded encapsulation process. The separate effects of the independent variables and their interactions were studied. The calculated empirical models were carried out and well validated with the simulation results. The optimum geometrical and process parameters of the 3D stacked IC package with perimeter solder bump arrangement were characterized as follows: inlet condition of 3.65 MPa, 150 mu m of solder bump standoff height, 250 mu m of chip thickness, and 2.1 of aspect ratio. The outcomes herein may significantly contribute to the advancement of microelectronic industries.
引用
收藏
页码:1139 / 1153
页数:15
相关论文
共 50 条
  • [21] Optimization of coffee oil flavor encapsulation using response surface methodology
    Getachew, Adane Tilahun
    Chun, Byung-Soo
    LWT-FOOD SCIENCE AND TECHNOLOGY, 2016, 70 : 126 - 134
  • [22] Process Integration and Reliability Test for 3D Chip Stacking with Thin Wafer Handling Technology
    Chang, H. H.
    Huang, J. H.
    Chiang, C. W.
    Hsiao, Z. C.
    Fu, H. C.
    Chien, C. H.
    Chen, Y. H.
    Lo, W. C.
    Chiang, K. N.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 304 - 311
  • [23] Simplified 20-μm Pitch Vertical Interconnection Process for 3D Chip Stacking
    Sakuma, Katsuyuki
    Nagai, Noriyasu
    Saito, Mikiko
    Mizuno, Jun
    Shoji, Shuichi
    IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2009, 4 (03) : 339 - 344
  • [24] Optimization of the 3D electro-Fenton process in removal of acid orange 10 from aqueous solutions by response surface methodology
    Mohammadi, Hamed
    Alinejad, Abdolazim
    Khajeh, Mahsa
    Darvishmotevalli, Mohammad
    Moradnia, Maryam
    Tehrani, Ashraf Mazaheri
    Hosseindost, Gholamreza
    Zare, Mohammad Reza
    Mengelizadeh, Nezamaddin
    JOURNAL OF CHEMICAL TECHNOLOGY AND BIOTECHNOLOGY, 2019, 94 (10) : 3158 - 3171
  • [25] A Placement Optimization Technique for 3D IC
    Banerjee, Sabyasachee
    Majumder, Subhashis
    Varma, Abhishek
    Das, Debesh K.
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [26] A new microsystem packaging approach Using 3D printing encapsulation process
    Goubault, B.
    Aspar, G.
    Souriau, J-C.
    Castagne, L.
    Simon, G.
    Di Cioccio, L.
    Brechet, Y.
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 118 - 124
  • [27] IC-Stripline Design Optimization Using Response Surface Methodology
    Mandic, Tvrtko
    Gillon, Renaud
    Baric, Adrijan
    2013 9TH INTERNATIONAL WORKSHOP ON ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS (EMC COMPO 2013), 2013, : 69 - 73
  • [28] Media Optimization for 3D Microwave-Assisted Magnetic Recording via Response Surface Methodology
    Chan, Kheong Sann
    Greaves, Simon
    Rahardja, Susanto
    2018 ASIA-PACIFIC MAGNETIC RECORDING CONFERENCE (APMRC), 2018,
  • [29] Sodium Diclofenac Encapsulation: Optimization of Encapsulation Efficiency and Particle Size Using Response Surface Methodology
    Mancer, Daya
    Daoud, Kamel
    PHARMACEUTICAL CHEMISTRY JOURNAL, 2021, 55 (09) : 954 - 963
  • [30] 3D chip stacking with C4 technology
    Dang, B.
    Wright, S. L.
    Andry, P. S.
    Sprogis, E. J.
    Tsang, C. K.
    Interrante, M. J.
    Webb, B. C.
    Polastre, R. J.
    Horton, R. R.
    Patel, C. S.
    Sharma, A.
    Zheng, J.
    Sakuma, K.
    Knickerbocker, J. U.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 599 - 609