An electrothermal compact model of SiC MOSFETs for analyzing avalanche failure mechanisms

被引:1
|
作者
Shimozato, Kyohei [1 ]
Nakamura, Yohei [1 ]
Bian, Song [1 ]
Sato, Takashi [1 ]
机构
[1] Kyoto Univ, Grad Sch Informat, Sakyo Ku, Yoshida Hon Machi, Kyoto 6068501, Japan
关键词
POWER MOSFETS; BEHAVIOR; SILICON; FIELD;
D O I
10.35848/1347-4065/abdc5c
中图分类号
O59 [应用物理学];
学科分类号
摘要
Avalanche failure that occurs in circuits with inductive loads is an important issue facing silicon carbide (SiC) metal-oxide-semiconductor field-effect transistors (MOSFETs). Two mechanisms have been suggested for this failure: the activation of a parasitic bipolar junction transistor (BJT), and the intrinsic operation of SiC at extremely high temperatures. In this study, we propose a SPICE-based electrothermal simulation model of SiC MOSFETs to simulate avalanche behavior. The proposed compact MOSFET model includes a parasitic BJT, a body diode, and an intrinsic resistance. The intrinsic resistor represents the decreasing resistance of SiC due to its intrinsic operation in extremely high temperatures. The simulation results of our model accurately reproduce the measurement results of an unclamped inductive switching (UIS) test. According to the simulation results, the main cause of MOSFET failure in the UIS test is that SiC enters intrinsic operation because of the rapid increase of junction temperature over 1200 K.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Experimental Investigation of the Single Pulse Avalanche Ruggedness of SiC Power MOSFETs
    Gao, Zijian
    Cao, Lei
    Guo, Qing
    Sheng, Kuang
    2020 THIRTY-FIFTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2020), 2020, : 2601 - 2604
  • [32] NUMERICAL-MODEL OF AVALANCHE BREAKDOWN IN MOSFETS
    TOYABE, T
    YAMAGUCHI, K
    ASAI, S
    MOCK, MS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1978, 25 (07) : 825 - 832
  • [33] Analysis of Current Capability of SiC Power MOSFETs Under Avalanche Conditions
    Nida, Selamnesh
    Kakarla, Bhagyalakshmi
    Ziemann, Thomas
    Grossner, Ulrike
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4587 - 4592
  • [34] Paralleled SiC MOSFETs DC Circuit Breaker with SiC MPS Diode as Avalanche Voltage Clamping
    Takamori, Taro
    Wada, Keiji
    Saito, Wataru
    Nishizawa, Shin-ichi
    2022 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2022, : 225 - 229
  • [35] UIS failure mechanism of SiC power MOSFETs
    Fayyaz, Asad
    Castellazzi, Alberto
    Romano, Gianpaolo
    Riccio, Michele
    Irace, Andrea
    Urresti, Jesus
    Wright, Nick
    2016 IEEE 4TH WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS (WIPDA), 2016, : 118 - 122
  • [36] Electrothermal Model of SiC Power BJT
    Patrzyk, Joanna
    Bisewski, Damian
    Zarebski, Janusz
    ENERGIES, 2020, 13 (10)
  • [37] Short-Circuit Failure Mechanisms of 650-V GaN/SiC Cascode Devices in Comparison With SiC MOSFETs
    Sun, Jiahui
    Zhong, Kailun
    Zheng, Zheyang
    Lyu, Gang
    Chen, Kevin J.
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2022, 69 (07) : 7340 - 7348
  • [38] Investigation of short-circuit failure mechanisms of SiC MOSFETs by varying DC bus voltage
    Namai, Masaki
    An, Junjie
    Yano, Hiroshi
    Iwamuro, Noriyuki
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (07)
  • [39] Unique short-circuit failure mechanisms in 1.2-kV SiC planar MOSFETs
    Suzuki, Kazuhiro
    Kashimura, Kaito
    Yano, Hiroshi
    Iwamuro, Noriyuki
    APPLIED PHYSICS EXPRESS, 2024, 17 (12)
  • [40] Modeling Avalanche Induced Degradation for 4H-SiC Power MOSFETs
    Wei, Jiaxing
    Liu, Siyang
    Zhang, Xiaobing
    Sun, Weifeng
    Huang, Alex Q.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (11) : 11299 - 11303