Circuit-aware Device Design methodology for nanometer technologies: A case study for low power SRAM design

被引:0
|
作者
Chen, Qikai [1 ]
Mukhopadhyay, Saibal [1 ]
Bansal, Aditya [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a general Circuit-aware Device Design methodology, which can improve the overall circuit design by taking advantages of the individual circuit characters during the device design phase. The proposed methodology analytically derives the optimal device in terms of the pre-specified circuit quality factor. We applied the proposed methodology to SRAM design and achieved significant reduction in standby leakage and access time (11% and 7%, respectively, for conventional 6T-SRAM). Also, we observed that the optimal devices selected depend considerably on the applied circuit techniques. We believe that the proposed Circuit-aware Device Design methodology will be useful in the sub-90nm technology, where different leakage components (subthreshold, gate, and junction tunneling) are comparable in magnitude. Also, in this work, we have presented a design automation framework for SRAM, which is conventionally custom designed and optimized.
引用
收藏
页码:982 / +
页数:2
相关论文
共 50 条
  • [2] Design and implementation of low power SRAM structure using nanometer scale
    Mishra, Loveneet
    Kumar, Sampath, V
    Mangesh, Sangeeta
    PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 11 - 16
  • [3] CIRCUIT-AWARE DESIGN OF ENERGY-EFFICIENT MASSIVE MIMO SYSTEMS
    Bjoernson, Emil
    Matthaiou, Michail
    Debbah, Merouane
    2014 6TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS, CONTROL AND SIGNAL PROCESSING (ISCCSP), 2014, : 101 - 104
  • [4] Design methodologies and tools for circuit design in CMOS nanometer technologies
    Gielen, Georges G. E.
    ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 21 - +
  • [5] Design methodologies and tools for circuit design in CMOS nanometer technologies
    Gielen, Georges G. E.
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 21 - 32
  • [6] FinFET SRAM - Device and circuit design considerations
    Ananthan, H
    Bansal, A
    Roy, K
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 511 - 516
  • [7] Design of a novel read and write assisted circuit in low power SRAM
    Guo C.
    Hao X.
    Chen F.
    Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2020, 46 (08): : 1618 - 1624
  • [8] Chaotic Circuit Design Methodology and Case Study
    Xiao Peng
    Li Wenshi
    Feng Yejia
    Cui Li
    2016 10TH INTERNATIONAL CONFERENCE ON SENSING TECHNOLOGY (ICST), 2016,
  • [9] Case study of reliability-aware and low-power design
    Yang, Shengqi
    Wang, Wenping
    Lu, Tiehan
    Wolf, Wayne
    Vijaykrishnan, N.
    Xie, Yuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (07) : 861 - 873
  • [10] Low-power methodology issues in digital circuit design
    Kontiala, M
    Heinonen, A
    Nurmi, J
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 493 - 496