Efficient parallel multicast ATM switch

被引:2
|
作者
Deng, YW [1 ]
Chen, WT [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30043, Taiwan
来源
IEE PROCEEDINGS-COMMUNICATIONS | 2000年 / 147卷 / 02期
关键词
D O I
10.1049/ip-com:20000233
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel multicast snitch architecture with high throughput performance and low hardware complexity is proposed. The storage complexity of the translation tables required by the copy network is improved from O(N-2) to O(N). The throughput performance of the proposed switch architecture is very close to 100% when more than five multicast switching modules (MSMs) are used. The proposed multicast switch architecture is composed of multiple MSMs arranged in parallel. An MSM is composed of a copy network and a routing network. A multicast bounded-fanout principle is proposed which states that the overflow probability of a copy network can be reduced to an acceptable level if the output capacity of the copy network is properly expanded. Instead of building a very large expanded copy network, multiple small copy networks are arranged in parallel to effectively expand the aggregate output capacity of the copy networks. A simple copy network architecture is proposed which guarantees that all cell copies an generated at predefined outlets so that the storage complexity of the translation tables is of O(N). A Batcher-banyan based routing network is adopted to switch cell copies generated by the copy network. A 10(-9) cell loss probability can be achieved when twelve MSMs are used in the proposed switch.
引用
收藏
页码:123 / 132
页数:10
相关论文
共 50 条
  • [31] Scheduling input-buffered multicast ATM switch
    Pao, DCW
    1998 IEEE ATM WORKSHOP PROCEEDINGS: MEETING THE CHALLENGES OF DEPLOYING THE GLOBAL BROADBAND NETWORK INFRASTRUCTURE, 1998, : 51 - 55
  • [32] Shared-memory ATM switch with multicast function
    Okoge, Takahiro
    Inai, Hiroshi
    Yamakita, Jiro
    Electronics and Communications in Japan, Part I: Communications (English translation of Denshi Tsushin Gakkai Ronbunshi), 1999, 82 (10): : 1 - 9
  • [33] Scheduling input-buffered multicast ATM switch
    Pao, Derek C.W.
    IEEE ATM Workshop, Proceedings, 1998, : 51 - 55
  • [34] Multicast ATM switch based on PIPN1
    Oktug, SF
    NETWORKING - ICN 2001, PART II, PROCEEDINGS, 2001, 2094 : 390 - 398
  • [35] Design and performance evaluation of the ATM multicast shuffleout switch
    Giacomazzi, P
    Pattavina, A
    COMPUTER NETWORKS AND ISDN SYSTEMS, 1997, 29 (16): : 1953 - 1968
  • [36] VLSI implementation of an ATM switch controller with multicast functions
    Chang, RC
    Lim, BH
    Hsieh, CY
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2001, 24 (01) : 9 - 18
  • [37] A fault tolerant multicast ATM switch with enhanced performance
    Chan, KS
    Chan, S
    Ko, KT
    TELETRAFFIC ENGINEERING IN A COMPETITIVE WORLD, 1999, 3 : 273 - +
  • [38] A shared-memory ATM switch with multicast function
    Okoge, T
    Inai, H
    Yamakita, J
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1999, 82 (10): : 1 - 9
  • [39] Multicast traffic in a WDM ring based ATM switch
    Bianco, A
    Fumagalli, A
    Leonardi, E
    Neri, F
    Toniolo, S
    BROADBAND STRATEGIES AND TECHNOLOGIES FOR WIDE AREA AND LOCAL ACCESS NETWORKS, 1996, 2953 : 160 - 171
  • [40] Design and performance analysis of a growable multicast ATM switch
    Wang, KC
    Cheng, MR
    IEEE INFOCOM '97 - THE CONFERENCE ON COMPUTER COMMUNICATIONS, PROCEEDINGS, VOLS 1-3: SIXTEENTH ANNUAL JOINT CONFERENCE OF THE IEEE COMPUTER AND COMMUNICATIONS SOCIETIES - DRIVING THE INFORMATION REVOLUTION, 1997, : 932 - 938